# A Universal Amplifier Module (UAM) in 0.18 μm CMOS (CMOSP18/TSMC) Technology With Some Applications in Analog Signal Processing

Md. Aminul Haque Talukder

A Thesis

# in

### The Department

# of

# **Electrical and Computer Engineering**

Presented in Partial Fulfillment of the Requirements for the Degree of Master of Applied Science at Concordia University Montreal, Quebec, Canada

September 2011

©Md.A.H. Talukder, 2011

### CONCORDIA UNIVERSITY SCHOOL OF GRADUATE STUDIES

This is to certify that the thesis prepared

| By: | Md. | Aminul | Haque | Talukder |
|-----|-----|--------|-------|----------|
| 2   |     |        |       |          |

Entitled: "A Universal Amplifier Module (UAM) in 0.18 µm CMOS (CMOSP18/TSMC) Technology with some Applications in Analog Signal Processing"

and submitted in partial fulfillment of the requirements for the degree of

### **Master of Applied Science**

Complies with the regulations of this University and meets the accepted standards with respect to originality and quality.

Signed by the final examining committee:

| _       |                                   | Chair              |
|---------|-----------------------------------|--------------------|
|         | Dr. A. Aghdam                     |                    |
|         |                                   |                    |
| -       |                                   | Examiner, External |
|         | DI. C. ASSI (CIISE)               | To the Program     |
|         |                                   | Eveniner           |
| _       | Dr. G. Cowan                      |                    |
|         |                                   |                    |
| _       |                                   | Supervisor         |
|         | Dr. R. Raut                       |                    |
|         |                                   |                    |
| Approve | ed by: Dr. W. F. Lynch, Chair.    |                    |
|         | Department of Electrical and Comp | outer Engineering  |
|         |                                   |                    |

\_\_\_\_20\_\_\_\_

Dr. Robin A. L. Drew Dean, Faculty of Engineering and Computer Science

# ABSTRACT

# A Universal Amplifier Module (UAM) in 0.18 µm CMOS (CMOSP18/TSMC) Technology With Some Applications in Analog Signal Processing

#### Md. A. H. Talukder

The amplifiers such as operational amplifier, operational transconductance amplifier, operational transresistance amplifier, current conveyor etc. are the basic building blocks in analog circuits and systems. These important basic amplifiers find wide spread applications in the integration of several electronic systems. However, different analog devices are preferred for different systems. It is difficult to use a single type of device to cater for the needs of different systems with diverse input output impedance environments.

In this thesis work, a Universal Amplifier Module (UAM) is designed and implemented in a modern 0.18µm CMOS (CMOSP18/TSMC) technology and its applications toward realization of second order voltage and current – mode filters are reported. Concepts of network transposition and nullor equivalent of ideal active devices are utilized to realize both voltage and current – mode filters using the same UAM module which is able to provide all the voltage and current mode operations (such as, OP-AMP with VCVS, OTA with VCCS, OTRA with CCVS, and CCCS).

# ACKNOWLEDGEMENTS

The research was supported by a grant awarded to Dr. Rabin Raut by the Natural Science and Engineering Research Council (NSERC), Canada.

I am grateful for all the supports and encouragements I have received from my supervisor Dr. R. Raut. His enthusiasm for my work and willingness to always offer his help no matter how busy he is, either on campus or on leave, is greatly appreciated. I would like to give him thanks for suggesting various ideas and insightful comments at different stages of my research.

Thanks to all the members of the Concordia ECE VLSI Lab, especially Mr. Tadeusz Obuchowicz for his helps and suggestions on various technical issues.

Special thanks to Dr. A. Aghdam, Dr. G. Cowan, Dr. C. Assi and Dr. R. Raut for their constructive criticisms regarding the work during the oral presentation.

We remain grateful to Canadian Microelectronics Corporation (CMC) Inc., community for allowing us to have access to the CMOSP18/TSMC technology and various CAD tools related to VLSI design and implementation.

# **DEDICATIONS**

To My Beloved Parents and brothers for their love, affection, encouragement and inspiration in every step of my life.

### **TABLE OF CONTENTS**

| LIST OF FIGURES                                             | X    |
|-------------------------------------------------------------|------|
| LIST OF TABLES                                              | xiii |
| LIST OF SYMBOLS AND ABBREVIATIONS                           | xiv  |
| CHAPTER 1                                                   | 1    |
| INTRODUCTION                                                | 1    |
| 1.1 Basic electronic amplifiers                             | 1    |
| 1.1.1 VCVS                                                  | 2    |
| 1.1.2 VCCS                                                  | 3    |
| 1.1.3 CCVS                                                  | 4    |
| 1.1.4 CCCS                                                  | 5    |
| 1.2 Practical electronic amplifiers                         | 7    |
| 1.2.1 Operational Amplifier (OP-AMP)                        | 7    |
| 1.2.2 Operational transconductance amplifier (OTA)          | 8    |
| 1.2.3 Operational Transresistance amplifier (OTRA)          |      |
| 1.2.4 Current Conveyor (CC)                                 | 11   |
| 1.3 Motivation                                              | 13   |
| 1.4 Organization of thesis                                  | 14   |
| CHAPTER 2                                                   | 15   |
| ANALYSIS AND DESIGN OF THE UNIVERSAL AMPLIFIER MODULE (UAM) | 15   |
| 2.1 Introduction                                            | 15   |
| 2.2 Bias sources                                            | 16   |
| 2.3 Differential input stages                               | 17   |
| 2.4 Intermediate stages                                     | 19   |
| 2.5 Frequency compensation                                  | 21   |
| 2.6 Voltage buffer stage                                    |      |
| 2.7 Current buffer stage                                    | 23   |
| 2.8 The Universal Amplifier Module (UAM)                    |      |
| 2.9 Voltage and current – mode operations of the UAM        | 27   |
| 2.9.1 Implementation of VCVS using the UAM                  | 27   |
| 2.9.2 Implementation of CCVS using the UAM                  | 29   |

| 2.9.3 Implementation of VCCS using the UAM                                           | 31 |
|--------------------------------------------------------------------------------------|----|
| 2.9.4 Implementation of CCCS using the UAM                                           | 34 |
| 2.10 Summary                                                                         | 37 |
| CHAPTER 3                                                                            | 38 |
| CHARACTERIZATION OF THE UAM USING SIMULATIONS                                        | 38 |
| 3.1 Introduction                                                                     | 38 |
| 3.2 Complete Schematic of UAM                                                        | 39 |
| 3.3 Dimensions of the transistors                                                    | 40 |
| 3.4 Performance parameters measurements                                              | 41 |
| 3.4.1 Open loop frequency response                                                   | 42 |
| 3.4.2 Phase margin and Gain margin                                                   | 43 |
| 3.4.3 Input offset voltage                                                           | 44 |
| 3.4.4 Input common mode range (ICMR)                                                 | 45 |
| 3.4.5 Output voltage swing                                                           | 46 |
| 3.4.6 Output offset voltage                                                          | 47 |
| 3.4.7 Slew rate measurement                                                          | 48 |
| 3.4.8 Common mode rejection ratio (CMRR)                                             | 49 |
| 3.4.9 Power supply rejection ratio (PSRR)                                            | 51 |
| 3.5 Complete Layout of UAM                                                           | 52 |
| 3.6 Performance parameters for VCCS, CCVS and CCCS                                   | 53 |
| 3.7 Common-Mode Feedback (CMFB)                                                      | 54 |
| 3.8 Comparison between the UAM and reported work in the literature                   | 57 |
| 3.8.1 Comparison between UAM (operating as OP-AMP) and reported work in literature   | 57 |
| 3.8.2 Comparison between the UAM (operating as OTA) and reported work in literature  | 58 |
| 3.8.3 Comparison between the UAM (operating as OTRA) and reported work in literature | 58 |
| 3.8.4 Comparison between the UAM (operating as CCII) and reported work in literature | 59 |
| 3.9 Post layout simulations                                                          | 59 |
| 3.9.1 Layout of bias sources                                                         | 59 |
| 3.9.2 Layout of input differential amplifier stages                                  | 61 |
| 3.9.3 Layout of intermediate stages                                                  | 62 |
| 3.9.4 Layout of voltage buffer stage                                                 | 64 |
| 3.9.5 Layout of current buffer stage                                                 | 66 |
| 3.10 Summary                                                                         | 67 |

| CHAPTER 4                                                        |    |
|------------------------------------------------------------------|----|
| APPLICATION CASES OF THE UAM                                     |    |
| 4.1 Introduction                                                 |    |
| 4.2 Inverting amplifier implementation                           |    |
| 4.3 Non-inverting amplifier implementation                       |    |
| 4.4 Voltage follower (unity gain buffer) implementation          |    |
| 4.5 Ideal inverting integrator implementation                    | 74 |
| 4.6 Lossy integrator implementation                              |    |
| 4.7 Current conveyor (CCII) realization using UAM                |    |
| 4.8 Voltage-mode filter (VMF) implementation using three UAM     |    |
| 4.9 Transconductance filter (TCF) implementation using three UAM |    |
| 4.10 Current-mode filter (CMF) implementation using three UAM    |    |
| 4.11 Transresistance filter (TRF) implementation using three UAM |    |
| 4.12 Use of UAM as electronic sensors and actuators              |    |
| 4.12.1 UAM for Micro Mechanical Sensors and Actuator Circuitry   |    |
| 4.12.2 Pressure Transducer to ADC Application using UAM          |    |
| 4.13 Summary                                                     |    |
| CHAPTER 5                                                        |    |
| CONCLUSION AND FUTURE WORKS                                      |    |
| 5.1 Conclusion                                                   |    |
| 5.2 Recommendations for Future Works                             |    |
| 5.2.1 Optimization of the layout                                 |    |
| 5.2.2 Chip fabrication and test                                  |    |
| 5.2.3 UAM in other technologies                                  |    |
| REFERENCES                                                       |    |
| APPENDIX – A                                                     |    |
| A.1 Ackerberg and Mossberg (A & M) biquadratic filters           |    |
| APPENDIX – B                                                     |    |
| B.1 The Voltage-Mode A & M Filter                                |    |
| APPENDIX – C                                                     |    |
| C.1 The Current-Mode A & M Filter                                |    |
| APPENDIX – D                                                     |    |
| D.1 Simulation set-up for CCVS                                   |    |

| D.1.1 Open loop frequency response                                           |  |
|------------------------------------------------------------------------------|--|
| D.1.2 Input common mode range (ICMR)                                         |  |
| D.1.3 Input and output offset voltage                                        |  |
| D.1.4 Output voltage swing                                                   |  |
| D.2 Simulation set-up for CCCS                                               |  |
| D.2.1 Open loop frequency response                                           |  |
| D.2.2 Input common mode range (ICMR)                                         |  |
| D.2.3 Output voltage swing                                                   |  |
| D.3 Simulation set-up for VCCS                                               |  |
| D.3.1 Open loop frequency response                                           |  |
| D.3.2 Input and output offset voltage                                        |  |
| APPENDIX – E                                                                 |  |
| E.1 SPICE file for the NETLIST of the Universal Amplifier Module             |  |
| APPENDIX – F                                                                 |  |
| F.1 SPICE file for the output listing file of the Universal Amplifier Module |  |

# LIST OF FIGURES

| Figure 1.1: Equivalent circuit of VCVS                                                                        | 2        |
|---------------------------------------------------------------------------------------------------------------|----------|
| Figure 1.2: Equivalent circuit of VCCS                                                                        | 3        |
| Figure 1.3: Equivalent circuit of CCVS                                                                        | 4        |
| Figure 1.4: Equivalent circuit of CCCS                                                                        | 6        |
| Figure 1.5: Block diagram of an OP-AMP with different sub systems                                             | 7        |
| Figure 1.6: Single ended output OTA                                                                           | 9        |
| Figure 1.7: Differential output OTA                                                                           | 9        |
| Figure 1.8: Circuit symbol of OTRA                                                                            | 10       |
| Figure 1.9: Block diagram of a current conveyor (CC)                                                          | 11       |
| Figure 2.1: Block diagram of the Universal Amplifier Module (UAM)                                             | 16       |
| Figure 2.2: Schematic diagram of the bias sources                                                             | 16       |
| Figure 2.3: (a) Schematic diagram of differential input stage (b) Small signal equivalent model of DA stage   | 18       |
| Figure 2.4: Schematic diagram of the input stage of the UAM                                                   | 19       |
| Figure 2.5: (a) Schematic diagram of intermediate stages; (b) Small signal equivalent model                   | 20       |
| Figure 2.6: (a) Schematic diagram of the voltage buffer stage; (b) Small signal model of the voltage buffer   | 23       |
| Figure 2.7: Schematic diagram of the current buffer stage of the UAM                                          | 24       |
| Figure 2.8: Small signal equivalent model of the transconductor                                               | 25       |
| Figure 2.9: Schematic diagram of the half circuit of the universal amplifier module (UAM)                     | 26       |
| Figure 2.10: Schematic diagram of the half circuit of VCVS implementation of the UAM                          | 28       |
| Figure 2.11: Small signal equivalent circuit of the UAM configured as VCVS                                    | 28       |
| Figure 2.12 Schematic diagram of CCVS implementation of the UAM                                               | 29       |
| Figure 2.13: Small signal equivalent circuit of CCVS configuration                                            | 30       |
| Figure 2.14: Schematic diagram of VCCS implementation of the UAM                                              | 31       |
| Figure 2.15: Small signal equivalent model of the half circuit of VCCS                                        | 32       |
| Figure 2.16: Schematic diagram of CCCS implementation of the UAM                                              | 34       |
| Figure 2.17: Small signal equivalent model of the half circuit of CCCS                                        | 35       |
| Figure 3.1: Complete schematic diagram of the UAM in 0.18 µm CMOS (CMOSP18/TSMC) technology                   | 39       |
| Figure 3.2: Configuration for open loop frequency response                                                    | 42       |
| Figure 3.3: Magnitude and phase response of the VCVS                                                          | 43       |
| Figure 3.4: (a) Configuration for measuring input offset voltage (b) Simulated result of input offset voltage | 44       |
| Figure 3.5: Configuration for measuring input common mode range (ICMR)                                        | 45       |
| Figure 3.6: Simulated ICMR characteristics                                                                    | 46       |
| Figure 3.7. Measurement set-up for output voltage swing                                                       | 46       |
| Figure 3.8: Simulated output voltage swing                                                                    | 47       |
| Figure 3.9: Configuration for measuring slew rate                                                             | 48       |
| Figure 3.10: Simulated result of slew rate measurement                                                        | 49       |
| Figure 3.11: Measurement set-up for CMRR                                                                      | 50       |
| Figure 3.12: Simulated CMRR response                                                                          | 50       |
| Figure 3.12: Configuration for measuring PSRR                                                                 | 51       |
| Figure 3.14: Simulated result for PSRR frequency response                                                     | 52       |
| Figure 3.15: Complete layout of the UAM in 0.18 µm CMOS (CMOSP18/TSMC) technology                             | 52       |
| Figure 3.16: Differential Difference Amplifier CMER circuit [38]                                              | 54       |
| Figure 3.17: Complete diagram of the CMFB implementation with the UAM                                         | 54       |
| Figure 3.18: Simulated output of the VCVS after using CMFR                                                    | 56       |
| Figure 3.10: (a) Layout of the bias sources: (b) test block of the bias source                                | 50<br>60 |
| Figure 3.20: Simulated output of the bias source layout block                                                 | 60       |
|                                                                                                               |          |

| Figure 3.21: (a) Layout of the input differential stages; (b) Test block of the input DA stages                             | 61  |
|-----------------------------------------------------------------------------------------------------------------------------|-----|
| Figure 3.22: Simulated DC level and output AC signal of the input DA stages                                                 | 61  |
| Figure 3.23: (a) Layout of the intermediate stages; (b) Test block of the intermediate stages                               | 62  |
| Figure 3.24: Simulated output of the intermediate stage comprising transistors M13 & M15                                    | 63  |
| Figure 3.25: Simulated output of the intermediate stage comprising transistors M17 & M23                                    | 64  |
| Figure 3.26: (a) Layout of the voltage buffer stage; (b) Test block of the voltage buffer                                   | 65  |
| Figure 3.27: Simulated output of the voltage buffer stage                                                                   | 65  |
| Figure 3.28: (a) Layout of the current buffer stage; (b) Test block of the current buffer                                   | 66  |
| Figure 3.29: Simulated output of the current buffer stage                                                                   | 66  |
| Figure 4.1: Inverting amplifier implementation using the UAM                                                                | 69  |
| Figure 4.2: Output of the inverting amplifier for gain of -1 ( $R_i = 1 \text{ K}\Omega$ , $R_f = 1 \text{ K}\Omega$ )      | 69  |
| Figure 4.3: Output of the inverting amplifier for gain of -10 ( $R_i = 1 \text{ K}\Omega$ , $R_f = 10 \text{ K}\Omega$ )    | 70  |
| Figure 4.4: Non-inverting amplifier implementation using the UAM                                                            | 71  |
| Figure 4.5: Output of the non-inverting amplifier for gain of +5 ( $R_i = 1 \text{ K}\Omega$ , $R_f = 4 \text{ K}\Omega$ )  | 71  |
| Figure 4.6: Output of the non-inverting amplifier for gain of +10 ( $R_i = 1 \text{ K}\Omega$ , $R_f = 9 \text{ K}\Omega$ ) | 72  |
| Figure 4.7: Voltage follower implementation using UAM                                                                       | 73  |
| Figure 4.8: Simulated output of the voltage follower                                                                        | 73  |
| Figure 4.9: Ideal inverting integrator implementation using UAM                                                             | 74  |
| Figure 4.10: Magnitude response of the inverting integrator                                                                 | 75  |
| Figure 4.11: Phase response of the inverting integrator                                                                     | 75  |
| Figure 4.12: Lossy integrator implementation using UAM                                                                      | 76  |
| Figure 4.13: Magnitude response of the lossy integrator                                                                     | 77  |
| Figure 4.14: Phase response of the lossy integrator                                                                         | 77  |
| Figure 4.15: CCII implementation using UAM                                                                                  | 78  |
| Figure 4.16: CCII simulation set-up                                                                                         | 78  |
| Figure 4.17: Simulated output of the CCII                                                                                   | 79  |
| Figure 4.18: Voltage-mode BPF implementation using UAM                                                                      | 81  |
| Figure 4.19: Frequency response of the VMF for $f_p = 10 \text{ KHz}$                                                       | 82  |
| Figure 4.20: Frequency response of the VMF for $f_p = 1$ MHz                                                                | 83  |
| Figure 4.21: Transconductance filter implementation using the UAM                                                           | 84  |
| Figure 4.22: Frequency response of the TCF for $f_p = 10 \text{ KHz}$                                                       | 84  |
| Figure 4.23: Frequency response of the TCF for $f_p = 10$ MHz                                                               | 85  |
| Figure 4.24: Current-mode BPF implementation using UAM                                                                      | 87  |
| Figure 4.25: Frequency response of the CMF for $f_p = 10$ KHz                                                               | 88  |
| Figure 4.26: Frequency response of the CMF for $f_p = 10$ MHz                                                               | 89  |
| Figure 4.27: Transresistance BPF implementation using UAM                                                                   | 90  |
| Figure 4.28: Frequency response of the TRF for $f_p = 1$ KHz                                                                | 92  |
| Figure 4.29: Frequency response of the TRF for $f_p = 100 \text{ KHz}$                                                      | 93  |
| Figure 4.30: Capacitive-coupled MEMS oscillator using the proposed UAM                                                      | 95  |
| Figure 4.31: OP-AMP circuit for the pressure transducer to ADC application                                                  | 98  |
| Figure A.I.I: Voltage-mode A & M biquadratic filter                                                                         | 111 |
| Figure A.1.2: Current-mode A & M biquadratic filter                                                                         | 111 |
| Figure D.1.1: Configuration for open loop frequency response of the CCVS                                                    | 117 |
| Figure D.1.2: Magnitude response of the CCVS                                                                                | 117 |
| Figure D.1.5: Phase response of the CCVS                                                                                    | 118 |
| Figure D.1.4. Configuration for measuring input common mode range of the CCVS                                               | 118 |
| Figure D.1.5. Simulated ICIVIK characteristics of the CCVS                                                                  | 119 |
| Figure D.1.0. Configuration for measuring input offset of the CCVS                                                          | 119 |
| rigure D.1.7. Simulated input onset voltage of the CCVS                                                                     | 120 |

| 120 |
|-----|
| 121 |
| 121 |
| 122 |
| 122 |
| 123 |
| 123 |
| 124 |
| 124 |
| 125 |
| 125 |
| 126 |
| 126 |
| 127 |
|     |

# LIST OF TABLES

| Table 3.1: Dimensions of the transistors used in UAM                                        | 41 |
|---------------------------------------------------------------------------------------------|----|
| Table 3.2: Table for performance parameters measurements                                    | 53 |
| Table 3.3: Comparison between the UAM (operating as OP-AMP) and reported work in literature | 57 |
| Table 3.4: Comparison between the UAM (operating as OTA) and reported work in literature    | 58 |
| Table 3.5: Comparison between the UAM (operating as OTRA) and reported work in literature   | 58 |
| Table 3.6: Comparison between the UAM (operating as CCII) and reported work in literature   | 59 |
| Table 4.1: Performance parameters comparison between TLV2474 [46] and the UAM               | 98 |

# LIST OF SYMBOLS AND ABBREVIATIONS

| С               | Capacitor                                  |
|-----------------|--------------------------------------------|
| R               | Resistor                                   |
| Q <sub>p</sub>  | Pole Quality Factor                        |
| ω               | Frequency in Radians                       |
| H(s)            | Frequency Domain Transfer Function         |
| AC              | Alternating Current                        |
| V <sub>th</sub> | Threshold Voltage of the Transistor        |
| IC              | Integrated Circuit                         |
| W               | Channel Width of the MOS Transistor        |
| L               | Channel Length of the MOS Transistor       |
| g <sub>m</sub>  | AC Transconductance                        |
| VDD             | Positive Supply Voltage                    |
| VSS             | Negative Supply Voltage                    |
| CMOS            | Complementary Metal Oxide Semiconductor    |
| PMOS            | Positive-channel Metal Oxide Semiconductor |
| NMOS            | Negative-channel Metal Oxide Semiconductor |
| MOSFET          | MOS Field Effect Transistor                |
| VLSI            | Very Large Scale Integration               |
| OP-AMP          | Operational Amplifier                      |
| OTA             | Operational Transconductance Amplifier     |
| OTRA            | Operational Transresistance Amplifier      |
| CCII            | Second-Generation Current Conveyor         |

| VCVS | Voltage Controlled Voltage Source |
|------|-----------------------------------|
| CCCS | Current Controlled Current Source |
| CCVS | Current Controlled Voltage Source |
| VCCS | Voltage Controlled Current Source |
| CTF  | Current Transfer Function         |
| VTF  | Voltage Transfer Function         |
| VMF  | Voltage Mode Filter               |
| CMF  | Current Mode Filter               |
| TCF  | Transconductance Filter           |
| TRF  | Transresistance Filter            |
| BPF  | Band Pass Filter                  |
| ADC  | Analog-to-Digital Converter       |
| VCT  | voltage to current transducer     |
| CMFB | Common Mode Feedback              |
| RHP  | Right Hand Plane                  |

# **CHAPTER 1**

# **INTRODUCTION**

#### **1.1 Basic electronic amplifiers**

An amplifier receives a signal at its input and delivers undistorted large signal at its output. Several applications of amplifiers include wireless communications and broadcasting, and in audio equipment of all kinds [1].

Amplifiers can be classified into four basic categories based on the magnitudes of the input and output impedances in comparison with the source and load impedances respectively. These are [1]:

- ► Voltage controlled voltage source amplifier (VCVS),
- ► Voltage controlled current source amplifier (VCCS),
- Current controlled voltage source amplifier (CCVS), and
- Current controlled current source amplifier (CCCS).

### 1.1.1 VCVS

It provides an output voltage proportional to the input voltage. The proportionality factor is independent of the magnitudes of source and load resistance. Figure 1.1 shows the Thevenin's equivalent circuit of VCVS amplifier.



Figure 1.1: Equivalent circuit of VCVS

Here,  $V_s$ = source voltage,  $V_i$ = amplifier input voltage,  $V_o$ = output voltage,  $R_s$ = source resistance,  $R_i$ = amplifier input resistance,  $R_o$ = amplifier output resistance,  $R_L$ = external load resistance. From the input circuit,

$$V_{i} = \frac{R_{i}}{R_{i} + R_{s}} V_{s}$$

$$V_{i} \approx V_{s} (\text{if } R_{i} \gg R_{s})$$
(1.1)

From the output circuit,

$$V_{o} = \frac{R_{L}}{R_{L} + R_{o}} A_{v} V_{i}$$

$$V_{o} \approx A_{v} V_{i} \text{ (if } R_{o} << R_{L})$$

$$V_{o} = A_{v} V_{s} \text{ (from equation (1.1))}$$
(1.2)

Hence output voltage is proportional to input voltage.

From equation (1.2),

$$V_{o} = \frac{R_{L}}{R_{L} + R_{o}} A_{v} V_{i}$$
$$V_{o} = A_{v} V_{i} \text{ (with } R_{L} = \infty\text{)}$$
$$A_{v} = \frac{V_{o}}{V_{i}}$$

Hence  $A_v$  represents the open-circuit voltage amplification, or voltage gain.

### 1.1.2 VCCS

It provides an output current proportional to the input voltage. The proportionality factor is independent of the magnitudes of source and load resistance. Figure 1.2 shows a VCCS amplifier, where Thevenin's equivalent circuit is used at input side and Norton's equivalent circuit is used at output side.



Figure 1.2: Equivalent circuit of VCCS

From the input circuit,

$$V_{i} = \frac{R_{i}}{R_{i} + R_{s}} V_{s}$$

$$V_{i} \approx V_{s} \text{ (if } R_{i} >> R_{s} \text{)}$$
(1.3)

From the output circuit,

$$I_{o} = \frac{R_{o}}{R_{L} + R_{o}} G_{m} V_{i}$$

$$I_{o} \approx G_{m} V_{i} \text{ (if } R_{o} >> R_{L})$$

$$= G_{m} V_{s} \text{ (from equation (1.3))}$$
(1.4)

Hence output current is proportional to input voltage.

An ideal VCCS amplifier must have infinite input resistance (*i.e.*  $R_i = \infty$ ) and infinite output resistance (*i.e.*  $R_o = \infty$ ). From equation (1.4),

$$I_{o} = \frac{R_{o}}{R_{L} + R_{o}} A_{v} V_{i}$$
$$I_{o} = G_{m} V_{i} \text{ (with } R_{L} = 0)$$
$$G_{m} = \frac{I_{o}}{V_{i}}$$

Hence G<sub>m</sub> represents the short-circuit trans-conductance gain.

Io

#### 1.1.3 CCVS

It provides an output voltage proportional to the input current. The proportionality factor is independent of the magnitudes of the source and load resistance. Figure 1.3 shows a CCVS amplifier where Norton's equivalent circuit is used at input side and Thevenin's equivalent circuit is used at output side.



Figure 1.3: Equivalent circuit of CCVS

From the input circuit,

$$I_{i} = \frac{R_{s}}{R_{i} + R_{s}} I_{s}$$

$$I_{i} \approx I_{s} (\text{if } R_{i} \ll R_{s})$$
(1.5)

From the output circuit,

$$V_{o} = \frac{R_{L}}{R_{L} + R_{o}} R_{m} I_{i}$$
(1.6)  
$$V_{o} \approx R_{m} I_{i} (\text{if } R_{o} << R_{L})$$
$$= R_{m} I_{s} (\text{from equation (1.5)})$$

Hence, output voltage is proportional to input current.

Vo

An ideal CCVS amplifier must have zero input resistance (*i.e.*  $R_i = 0$ ) and zero output resistance (*i.e.*  $R_o = 0$ ). From equation (1.6),

$$V_{o} = \frac{R_{L}}{R_{L} + R_{o}} R_{m} I_{i}$$

$$V_{o} = R_{m} I_{i} \text{ (with } R_{L} = \infty\text{)}$$

$$R_{m} = \frac{V_{o}}{I_{i}}$$

Hence R<sub>m</sub> represents the open-circuit trans-resistance gain.

### 1.1.4 CCCS

It provides an output current proportional to the input current. The proportionality factor is independent of the magnitudes of the source and load resistance. Figure 1.4 shows a Norton's equivalent circuit of a CCCS amplifier.



Figure 1.4: Equivalent circuit of CCCS

Here,  $I_s$  = source current,  $I_i$  = amplifier input current,  $I_o = I_L$  = output or load current.

From the input circuit,

$$I_{i} = \frac{R_{s}}{R_{i} + R_{s}} I_{s}$$

$$I_{i} \approx I_{s} \text{ (if } R_{i} \ll R_{s} \text{)}$$
(1.7)

From the output circuit,

$$I_{o} = \frac{R_{o}}{R_{L} + R_{o}} A_{i} I_{i}$$
(1.8)  

$$I_{o} \approx A_{i} I_{i} (if R_{o} >> R_{L})$$
  

$$= A_{i} I_{s} (from equation (1.7))$$

Hence output current is proportional to input current.

 $I_{o}$ 

An ideal current amplifier must have zero input resistance (*i.e.*  $R_i = 0$ ) and infinite output resistance (*i.e.*  $R_o = \infty$ ). From equation (1.8),

$$I_{o} = \frac{R_{o}}{R_{L} + R_{o}} A_{i} I_{i}$$
$$I_{o} = A_{i} I_{i} \text{ (with } R_{L} = 0\text{)}$$

$$A_i = \frac{I_o}{I_i}$$

Hence A<sub>i</sub> represents the short-circuit current gain.

#### **1.2 Practical electronic amplifiers**

#### **1.2.1 Operational Amplifier (OP-AMP)**

The operational amplifier (OP-AMP) is a fundamental building block in analog integrated circuit design [2-4]. It is a very useful and versatile building block which can provide many nearly ideal signal processing functions such as addition, subtraction, multiplication, integration and so on. Figure 1.5 shows the block diagram of important sub systems of an OP-AMP [5].



Figure 1.5: Block diagram of an OP-AMP with different sub systems

From the figure,  $V_+$  is the voltage at the non-inverting terminal and  $V_-$  is the voltage at the inverting terminal. Ideally the OP-AMP amplifies only the difference in voltage between the two input terminals, which is called the differential input voltage. The output voltage of the OP-AMP is given by the equation,

$$V_{out} = (V_{+} - V_{-})A_{OL}$$
(1.9)

where,  $A_{OL}$  is the called as open loop gain of the amplifier. The differential amplifier (DA) is an essential part of OP-AMP. The DA may perform differential to single-ended conversion. DA stage provides most of the open loop gain required of the OP-AMP. High gain at the input may reduce offset and the noise figure. The intermediate stages boost up the gain to expected high level. Intermediate stages may also provide dc level shift so that the nominal dc level at the output of the OP-AMP is nearly equal to zero volt. This facilitates maximum possible swing at the output of the OP-AMP when a signal is applied at the input. The output buffer stage is a power amplifier. If the OP-AMP is required to drive a resistance load or a large capacitive load or a combination of both, the output buffer is used. But if the OP-AMP is required to drive purely capacitive load, the output buffer is not used [5]. With the output buffer, the output resistance of the OP-AMP becomes low which is the characteristic of a voltage source. Hence, the OP-AMP behaves closely like a voltage amplifier (i.e. VCVS). The bias circuit section provides required dc bias current to various sub-systems of the OP-AMP. The compensation sub system provides feedback or feed forward path between different sections of OP-AMP to ensure stability of the OP-AMP in negative feedback connection. Most of the cases, except for building regenerative systems (i.e., oscillatory), an OP-AMP is invariably used with negative feedback between its output and input. Several operational amplifiers are available commercially, such as, LM258, LM358A, LM358, LM2904 (Dual operational amplifier) [28], AU2904 (Low power dual Operational Amplifier), AU2902 (Low power Quad Operational Amplifier) [29] etc.

#### **1.2.2 Operational transconductance amplifier (OTA)**

The operational transconductance amplifier (OTA) is basically an operational amplifier (OP-AMP) with no output buffer [5]. Hence an OTA is mainly designed to drive purely capacitive loads. Differential input voltage of OTA produces an output current. Hence it works as a VCCS

[6]. Ideally, the input and output nodes are the high impedance nodes in an OTA. Transconductance  $(g_m)$  of an OTA can be controlled by changing the bias voltage or bias current. OTAs can provide single ended output and differential output. Figure 1.6 shows the block diagram of a single ended output OTA [61].



Figure 1.6: Single ended output OTA

The operation of the single ended OTA can be described as the following equation:

$$I_0 = g_m (V_1 - V_2) \tag{1.10}$$

Figure 1.7 shows the block diagram of a differential output OTA.



Figure 1.7: Differential output OTA

The operation of the differential output OTA can be described by the following equation:

$$I^{+}_{0} - I^{-}_{0} = g_{m}(V_{1} - V_{2})$$
(1.11)

It is shown from equation (1.11) that, output current which is the difference of two component output currents is proportional to the differential input voltages. Practical OTA may exhibit non-linearity at input differential voltage as low as 20 mV [62]. But in modern devices, such as LM13600, the linearity is maintained up to the differential input level of 80 mV [63].

Now-a-days, OTA has received considerable attention as voltage to current transducer (VCT) due to its versatility and usefulness in many signal processing and filtering applications [7]. Several researchers have contributed toward improvement of the OTA performance in terms of bandwidth [8], linearity, power dissipation [9] and so on. Several commercial OTAs, such as, OPA860 (an OTA and a closed-loop buffer), OPA861 (an OTA), OPA615 (a wide-bandwidth dc restoration circuit that contains an OTA and a switching OTA or SOTA) [10], CA 3080 and LM 13600, LM13700 [11-15] are available for electronic circuits and system design.

#### **1.2.3 Operational Transresistance amplifier (OTRA)**

The operational transresistance amplifier (OTRA) has received considerable attention from analog designers due to its applications in current-mode analog integrated circuits [16] - [20]. An OTRA typically can have two low-input-impedance terminals and one low-output-impedance terminal. OTRA is found to have constant bandwidth independent of the gain in most closed-loop configurations [20], whereas a traditional operational amplifier has a bandwidth which is dependent on the closed-loop voltage gain. Figure 1.8 shows the symbol of an OTRA [21].



Figure 1.8: Circuit symbol of OTRA

The operation of the OTRA can be described by the following matrix [21]:

$$\begin{bmatrix} V_{+} \\ V_{-} \\ V_{o} \end{bmatrix} = \begin{bmatrix} 0 & 0 & 0 \\ 0 & 0 & 0 \\ R_{m} & -R_{m} & 0 \end{bmatrix} \begin{bmatrix} I_{+} \\ I_{-} \\ I_{o} \end{bmatrix}$$

Both the input terminals are virtually grounded and the output voltage of the OTRA is the difference of the two input currents multiplied by transresistance  $R_m$ . Ideally, the transresistance gain,  $R_m$  approaches infinity, hence forcing the input currents to become equal. Several OTRAs are available commercially, such as, ADN2880 (3.2 Gbps, 3.3 V, Low Noise Transimpedance Amplifier) [24], LG1628BXA (Sonet / sdh 2.488 Gbits / s Transimpedance Amplifier) [25], MAX3793 (1Gbps to 4.25Gbps Multi-rate Transimpedance Amplifier with Photocurrent Monitor) [26], OPA380 (Precision, High-Speed Transimpedance Amplifier) [27].

#### **1.2.4 Current Conveyor (CC)**

Current Conveyor (CC) is a well-known current signal processing device which was introduced by A. Sedra and K. Smith first [30]. A CC is a four terminal device which can perform several analog signal processing functions when it is arranged in specific circuit configurations with other electronic elements. [31]. Figure 1.9 shows the block diagram of a current conveyor [22].



Figure 1.9: Block diagram of a current conveyor (CC)

Current conveyor is capable to convey current between two terminals (X and Z) with very different impedance levels. It has several advantages over traditional OP-AMP, such as CC can provide higher voltage gain over a larger signal bandwidth than corresponding OP-AMP. The operation of a CCI (current conveyor type I) can be represented by the following matrix [22]:

| $\begin{bmatrix} i_y \end{bmatrix}$ |   | 0 | 1 | 0 | $\begin{bmatrix} v_y \end{bmatrix}$ |
|-------------------------------------|---|---|---|---|-------------------------------------|
| $v_x$                               | = | 1 | 0 | 0 | $i_x$                               |
| _ <i>i</i>                          |   | 0 | 1 | 0 | $v_z$                               |
|                                     |   |   |   |   |                                     |
| $i_r = i_r = i_r$                   |   |   |   |   |                                     |
|                                     |   |   |   |   |                                     |
| $v_x = v_y$                         |   |   |   |   |                                     |

In case of the second generation current conveyor (CCII), if a voltage is applied at Y terminal, then an equal potential appears on the X terminal. The current in node Y=0. The current I is conveyed to Z terminal such that terminal Z has the characteristics of a current source having value of I, with high output impedance. Voltage of X terminal is set by that of Y terminal and is independent of the current that is being forced into terminal X. Terminal Y exhibits infinite input impedance. The operation of a CCII can be represented by the following matrix [22]:

$$\begin{bmatrix} i_{y} \\ v_{x} \\ i_{z} \end{bmatrix} = \begin{bmatrix} 0 & 0 & 0 \\ 1 & 0 & 0 \\ 0 & \pm 1 & 0 \end{bmatrix} \begin{bmatrix} v_{y} \\ i_{x} \\ v_{z} \end{bmatrix}$$
$$\begin{cases} i_{y} = 0 \\ v_{x} = v_{y} \\ i_{z} = \pm i_{x} \end{cases}$$

#### **1.3 Motivation**

Current-mode signal processing has become popular because of its potentials for low-voltage, wide-band operations. Several researchers have reported new active devices, such as current-coveyor, current operational amplifier, and so on with potential applications toward implementation of current-mode filters. Recently, Raut and Swamy have reported that by the applications of the concepts of (i) network transposition, and (ii) nullor equivalence of ideal active devices, an operational amplifier (as a VCVS) can be used to realize both voltage-mode and current-mode filters [37]. Since any ideal active device is equivalent to a nullor [23], both voltage-mode and current-mode filters could be realized by any of the four ideal controlled source representations of an active device, i.e., VCVS, CCCS (current-controlled current-source), VCCS (voltage-controlled current-source), and CCVS (current-controlled voltage source). However, different practical active devices will approach the respective ideal operation characteristic differently, the voltage- or current-mode signal processing quality is likely to differ depending upon which active device is being employed.

It is therefore, felt necessary to implement all the four categories of amplifiers using a modern integrated circuit (IC) technological process and test the quality of signal processing, such as analog filtering, by using each such amplifier. The work in this thesis has been undertaken with this motivation. For the current work we have chosen CMOS technology. The CMOS technology was chosen because of accessibility and compatibility with main stream digital VLSI circuits. Thus, the thesis presents the implementation of a Universal Amplifier Module (UAM) which can function as any of the four (i.e., VCVS, VCCS, CCVS and CCCS) active devices . The UAM has then been used to realize several second order filtering functions and a comparison of the relative performances has been reported.

#### 1.4 Organization of thesis

With the background as above, the rest of the thesis is organized as follows:

Chapter 2 presents different sub-systems of the proposed Universal Amplifier Module (UAM) with specific reference to their operations, e.g. bias sources, input differential amplifier (DA), level shifting stages, output voltage buffer stage, output current buffer stage and so on. Configuration of the UAM for either voltage-mode or current-mode operation is also presented.

Chapter 3 presents simulation set-ups and results pertaining to the operations of the UAM as the four categories of amplifiers. Different performance parameters are measured by SPICE simulations. The simulations are performed at the schematic level followed by post layout simulations. The layout has been implemented using 0.18  $\mu$ m CMOS (CMOSP18/TSMC) process.

Chapter 4 presents several signal processing cases with the UAM as active device building block. Some traditional amplifier circuits are implemented using the UAM, such as, inverting amplifier, non-inverting amplifier, ideal integrator, lossy integrator etc. Further, several voltage mode  $2^{nd}$  order band pass filters and current mode filters using the principles of transposed network with the UAM as the active device are illustrated.

Chapter 5 summarizes contributions of this thesis and gives some recommendations for future work related to the Universal Amplifier Module (UAM).

# **CHAPTER 2**

# ANALYSIS AND DESIGN OF THE UNIVERSAL AMPLIFIER MODULE (UAM)

#### **2.1 Introduction**

This chapter presents the different sub-systems of the proposed Universal Amplifier Module (UAM) with specific reference to their operations, e.g. bias sources, input differential amplifier (DA), intermediate stages, output voltage buffer stage, output current buffer stage and so on. Configuration of the UAM for either voltage-mode or current-mode operations is also presented. A block diagram of the system is shown in figure 2.1.The operations of the various blocks are described below.



Figure 2.1: Block Diagram of the Universal Amplifier Module (UAM)

### 2.2 Bias sources

The UAM operates with  $\pm 1.3$  V DC supply. A simple voltage divider circuit is used to provide different bias voltage levels to the UAM. Figure 2.2 shows the schematic diagram of the bias circuit comprised of transistors M0, M1, M2 & M3. Two bias voltage levels,  $V_a = 691$  mV and  $V_c = -765$  mV required in the UAM are produced by this arrangement.



Figure 2.2: Schematic diagram of the bias sources

All transistors are gate – drain connected and operated in saturation region. Using the standard square law formula, drain current for PMOS in saturation region can be written as [64]:

$$I_{SDP} = \frac{1}{2} \mu_p C_{ox} \frac{W_p}{L_p} (V_{SGP} - |V_{tp}|)^2$$
(2.1)

Drain current for NMOS in saturation region can be written as:

$$I_{DSN} = \frac{1}{2} \mu_N C_{ox} \frac{W_N}{L_N} (V_{GSN} - V_{in})^2$$
(2.2)

Where  $\mu_N$  and  $\mu_P$  are the mobility & V<sub>tn</sub> and V<sub>tp</sub> are the threshold voltages of NOMS and PMOS transistors respectively. Putting the values of mobility; threshold voltage; C<sub>ox</sub> (from APPENDIX – F) and bias current I<sub>D</sub> = I<sub>N</sub> = 15  $\mu$ A in equations (2.1) & (2.2) and choosing W<sub>p</sub> = 20  $\mu$ m, W<sub>n</sub> = 10  $\mu$ m, L<sub>n</sub> = L<sub>p</sub> = 1.2  $\mu$ m so that, V<sub>a</sub> = 691 mV and V<sub>c</sub> = -765 mV are generated.

#### 2.3 Differential input stages

Figures 2.3(a) & (b) show respectively the schematic diagram of the input differential amplifier (DA) stage of the UAM and its small signal equivalent. Transistors M4, M5, M6, M7 & M12 are included in the DA stage. The circuit is designed for bias current level (approximately) of  $I_{DM12}$  = 70 µA, so that each branch have bias current level of  $I_{DM5} = I_{DM4} = 35$  µA. Now to obtain this level in each branch and solving for  $I_{DM5} = I_{DM7}$  (or  $I_{DM4} = I_{DM6}$ ) using the standard square law equation, the transistor size can be chosen as  $W_{M12} = 95$  µm,  $L_{M12} = 1.2$  µm;  $W_{M4} = W_{M5} = 40$  µm,  $L_{M4} = L_{M5} = 1.2$  µm and  $W_{M6} = W_{M7} = 23.4$  µm,  $L_{M6} = L_{M7} = 1.2$  µm. As the module operates both in voltage and current mode, there are provisions for both voltage and current signal inputs. Necessary bias voltage levels are taken from the voltage divider circuit as in figure 2.2.



Figure 2.3: (a) Schematic diagram of differential input stage (b) Small signal equivalent model of DA stage Small signal voltage gain of the differential amplifier stage is,

$$\frac{v_1}{v_{in}} = -g_{m5} \left( r_{ds5} \| r_{ds7} \right)$$
(2.3)

Using the proper transconductance and resistance values from APPENDIX – F, gain  $\approx$  56.

Input signal voltage is applied to conventional PMOS differential pairs. For applying current input with the existing configuration for voltage, two complementary gate – drain connected MOS are inserted, output of which is connected with the voltage input leads. Resistance of the gate – drain connected MOS stage is low enough (~200 $\Omega$  in this case) to apply current input at this node. Current input stage is separated from the voltage input stage by a NMOS switch (S1, S2 in figure 2.4). Hence either voltage or current input stage is selected based on the intended mode of operation, i.e. voltage input stage is selected in case of voltage mode operation and current input

stage is selected in case of current mode operation. Figure 2.4 shows the complete schematic diagram of the input stage for applying current signal.



Figure 2.4: Schematic diagram of the input stage of the UAM

#### **2.4 Intermediate stages**

Two more stages are added with the differential input stages for boosting up the gains i.e. voltage gain, current gain, transconductance and transresistance gain. These comprise of transistors M13, M15, M17 & M23. Intermediate stages also shift the dc voltage level so that nominal output DC level is nearly equal to zero volts. Simple common-source amplifier configuration is used as gain boosting stages with PMOS loads. Figures 2.5(a) & (b) show respectively the schematic diagram of the intermediate stages and small signal equivalent model. Bias current level of the M13, M15 column of transistors is,  $I_{DM13} = I_{DM15} = 56 \ \mu A$  and output DC level at the drain of M13 (& M15)  $\approx$  -740 mV. Now using the standard square law equation and solving for  $I_{PM13} = I_{NM15}$  provides,  $W_{PM13} = 70 \ \mu m$ ,  $L_{M13} = 1.2 \ \mu m$  and  $W_{NM15} = 11.88 \ \mu m$ ,  $L_{NM15} = 1.2 \ \mu m$ .



Figure 2.5: (a) Schematic diagram of intermediate stages; (b) Small signal equivalent model

From figure 2.5 (b), small signal gain of the M13, M15 column of transistors can be written as [64],

$$\frac{v_2}{v_1} = -g_{m15} \left( r_{ds13} \| r_{ds15} \right)$$
(2.4)

Similarly small signal gain of the M17, M23 column of transistors can be written as:

$$\frac{v_3}{v_2} = -g_{m23} \left( r_{ds17} \| r_{ds23} \right)$$
(2.5)

Putting the values of appropriate transconductances and resistances (APPENDIX – F) in equations (2.4) and (2.5), gains of these stages become  $\frac{V_2}{V_1} \approx 125.11$ , and  $\frac{V_3}{V_2} \approx 149$  respectively.

#### 2.5 Frequency compensation

A technique using Miller's theorem is used for frequency compensation of this system. Inserting the compensating capacitance,  $C_c$  between two gain stages provides the compensated poles at,  $P_1 \approx$  -503.8 KHz. Pole frequency is obtained by performing HSPICE simulation using appropriate command (.PZ V(3) Vin; [65]). Formula for the first pole can be expressed as [2]:

$$P_{1} = \frac{-1}{g_{mll} R_{ll} R_{l} C_{C}}$$
(2.6)

where,  $g_{mII}$  = conductance of M23 =  $g_{mM23}$ ;

 $R_{II}$  = equivalent resistance of transistors M17 and M23 =  $r_{ds17}$  || $r_{ds23}$ ;

 $R_I$  = equivalent resistance of transistors M13 and M15 =  $r_{ds13} ||r_{ds15}||$ 

and 
$$C_c$$
 = Compensating capacitance

Putting the value of these parameters from APPENDIX-F, value of the compensating capacitor,  $C_c$  can be calculated from equation (2.6) as,  $C_c = 71.65$  fF. A source – drain connected MOS (transistor M19) having W = 13 µm, L = 1.2 µm can be used to produce a capacitor of this value. Fig. 2.5 shows the components for pole and zero compensation between two gain boosting intermediate stages.

As the RHP zero results from the feed forward path through the compensation capacitor, it tends to limit the gain-bandwidth of the system. Hence to eliminate the effect of RHP zero, a nulling resistor,  $R_z$  is inserted in series with  $C_c$  resulting the compensating zero at [2]:
$$z_1 = \frac{1}{C_C(\frac{1}{g_{m23}} - R_Z)}$$

Considering  $z_1 = p_2 = \frac{-g_{mM23}}{C_{II}}$ ,  $R_z$  can be calculated as [2],

$$R_{z} = \frac{C_{C} + C_{II}}{C_{C}} \cdot \frac{1}{g_{mM23}}$$
(2.7)

Using  $C_c = 71.65$  fF and value of  $C_{II}$  &  $g_{mM23}$  (from APPENDIX – F), value of  $R_z$  can be calculated rom equation (2.7) as,  $R_z = 53.11$  K $\Omega$ . An NMOS (transistor M21) is designed having  $W = 1 \mu m$ ,  $L = 2.25 \mu m$  to operate in resistive mode that provides the value of  $R_z$ .

#### 2.6 Voltage buffer stage

The final stage in the voltage amplifier system is the common drain buffer stage. Figures 2.6 (a) & (b) show respectively the schematic diagram of the voltage buffer stage of the UAM and its small signal equivalent model. This stage comprises of transistors M25, M27 & M29. The purpose of this stage is to drive resistive load or large capacitive load (or a combination of both) [5]. Voltage buffer stage can provide voltage gain with voltage signal input applied at the input stage for voltage and transresistance gain with current signal input applied at input stage for current.



Figure 2.6: (a) Schematic diagram of the voltage buffer stage; (b) Small signal model of the voltage buffer

From figure 2.6 (b), small signal gain of the voltage buffer stage can be written as [64]:

$$\frac{v_o}{v_3} = \frac{g_{m27}R'}{1 + (g_{m27} + g_{mb27})R'}$$
(2.8)  
Where,  $R' = (r_{ds27} + r_{ds25}) \|r_{ds29}\| \frac{1}{g_{mb27}}$ 

Using the appropriate values of parameters from APPENDIX – F,  $\frac{v_o}{v_3} = 0.73$ 

## 2.7 Current buffer stage

A wideband CMOS transconductor [32] is used as the current buffer stage of the UAM. The purpose of this stage is to provide satisfactory transconductance gain with voltage signal input as well as current gain with current signal input over a wide bandwidth range. Figure 2.7 shows the schematic diagram of the current buffer stage of the UAM comprising transistors M31 – M38.



Figure 2.7: Schematic diagram of the current buffer stage of the UAM

From figure 2.7, using the standard square-law model for the transistors in saturation region, we can write the KCL,

$$I_1 = I_{31} + I_{32} - I_{33} - I_{34}$$
(2.9a)

and 
$$I_2 = I_{35} + I_{36} - I_{37} - I_{38}$$
 (2.9b)

Hence, the differential output current,

$$I_{out} = I_2 - I_1$$
$$I_{out} = V_{in} \left[ 2\beta_{31} (V_{DD} - |V_{TP}|) + 2\beta_{34} (V_{SS} + V_{TN}) \right]$$

where,  $\beta_{31} = \frac{\mu_p C_{ox}}{2} \frac{W_{31}}{L_{31}}$ ,  $\beta_{34} = \frac{\mu_p C_{ox}}{2} \frac{W_{34}}{L_{34}}$ ;  $|V_{TP}|$  and  $V_{TN}$  threshold voltages for PMOS and

NMOS respectively.  $v_{in}$  is the differential input voltage, i.e.  $v_{in} = v_{o1} - v_{o2}$ . Here M31-M35, M32-M36, M33-M37 and M34-M38 are considered as matched pairs.



Figure 2.8: Small signal equivalent model of the transconductor

Figure 2.8 shows the small signal equivalent model of the transconductor as shown in figure 2.7. From the figure, equation of output AC current can be written as:

$$-\mathbf{i}_1 = \mathbf{g}_{m31}\mathbf{v}_{o1} + \mathbf{g}_{m34}\mathbf{v}_{o2} - \mathbf{sC}_{gd31}\mathbf{v}_{o1} - \mathbf{sC}_{gd34}\mathbf{v}_{o2}$$
(2.10a)

Similarly for the other half circuit,

$$-i_2 = g_{m35}v_{o2} + g_{m38}v_{o1} - sC_{gd35}v_{o2} - sC_{gd38}v_{o1}$$
(2.10b)

Differential small signal output current can be calculated as [66],

$$i_{out} = i_2 - i_1$$
  
 $i_{out} = 2(g_{m38} - g_{m31}) v_{o1}$  (2.11)

Hence, by putting the transconductance values of M38 & M31 (from APPENDIX – F) and value of  $v_{o1}$  from the voltage buffer stage, output AC current can be calculated from equation (2.11) as,  $i_{out} = -4.54$  A.

# 2.8 The Universal Amplifier Module (UAM)

Combining all the sub systems i.e. the input differential stages, intermediate stages, compensation circuit, voltage buffer stage and current buffer stage provide the complete schematic diagram of the proposed universal amplifier module (UAM). The complete schematic diagram of the UAM is shown in figure 2.9.



Figure 2.9: Schematic diagram of the half circuit of the universal amplifier module (UAM)

The proposed Universal Amplifier Module (UAM) takes both voltage and current signal input and provides both voltage and current signal output, hence providing all types of voltage and current mode operations i.e., the UAM is capable of providing VCVS, VCCS, CCVS and CCCS operations. Hence the module is named as the universal module.

#### 2.9 Voltage and current – mode operations of the UAM

In this section the operations of the UAM as VCVS, VCCS, CCVS and CCCS are described with some basic formulas and appropriate small signal equivalent circuit models.

#### 2.9.1 Implementation of VCVS using the UAM

Figure 2.10 shows the VCVS implementation of the UAM. 1 V AC is applied across the input differential PMOS transistors. Voltage signal output is taken from the voltage buffer stage. Figure 2.11 shows the small signal equivalent model of the VCVS.



Figure 2.10: Schematic diagram of the half circuit of VCVS implementation of the UAM



Figure 2.11: Small signal equivalent circuit of the UAM configured as VCVS

From figure 2.11, overall AC gain can be written as:

$$A_{v} = \frac{v_{o}}{v_{in}}$$
$$= \frac{v_{o}}{v_{3}} \cdot \frac{v_{3}}{v_{2}} \cdot \frac{v_{2}}{v_{1}} \cdot \frac{v_{1}}{v_{in}}$$
(2.12)

Now putting the values from equations (2.3), (2.4), (2.5) & (2.8) into equation (2.12),

$$Av = [-g_{m5} (r_{ds5} || r_{ds7})] [-g_{m15} (r_{ds13} || r_{ds15})] [-g_{m23} (r_{ds17} || r_{ds23})] [\frac{g_{m27} R'}{1 + (g_{m27} + g_{mb27}) R'}]$$
(2.13)

Hence, using the appropriate conductance and resistance values from APPENDIX – F, value of overall gain of the VCVS can be calculated from equation (2.13) as,  $A_v = 794.33$  K  $\approx 118$  dB.

#### 2.9.2 Implementation of CCVS using the UAM

Gate – drain connected stage is added at the input of the same existing VCVS circuit to apply current so that there is a small impedance node at the input. Figure 2.12 shows the schematic diagram of the UAM that works as CCVS (i.e. a trans-resistance device).



Figure 2.12 Schematic diagram of CCVS implementation of the UAM

Similar small signal equivalent model can be drawn to express the transresistance gain. As, a gate – drain connected stage is added with the existing configuration of VCVS, hence there will

be an additional resistance at the input stage parallel with the input current source. Figure 2.13 shows the small signal equivalent half – circuit of the CCVS system.



Figure 2.13: Small signal equivalent circuit of CCVS configuration

From figure 2.13, small signal voltage gain of stage 1 is,

$$\frac{v_1}{v_{sg5}} = -g_{m5} \left( r_{ds5} \| r_{ds7} \right)$$
(2.14)

Now overall voltage gain can be calculated as:

$$A_{v} = \frac{v_{o}}{v_{sg5}} = \frac{v_{o}}{v_{3}} \cdot \frac{v_{3}}{v_{2}} \cdot \frac{v_{2}}{v_{1}} \cdot \frac{v_{1}}{v_{sg5}}$$
(2.15)

Now  $v_{gs5}$  can be written as,

$$v_{sg5} = (r_{ds5} || r_{ds7}) i_{in}$$

Putting the value of  $v_{sg5}$  into equation (2.15),

$$\frac{v_o}{(r_{ds5} \| r_{ds7}) i_{in}} = \frac{v_o}{v_3} \cdot \frac{v_3}{v_2} \cdot \frac{v_2}{v_1} \cdot \frac{v_1}{v_{sg5}}$$

Hence, the overall transresistance gain of the CCVS will be,

$$R_{\rm m} = \frac{v_o}{i_{in}} = \frac{v_o}{v_3} \cdot \frac{v_3}{v_2} \cdot \frac{v_2}{v_1} \cdot \frac{v_1}{v_{sg5}} (r_{ds5} \| r_{ds7})$$
(2.16)

Plugging the values from equations (2.4), (2.5), (2.8) & (2.14) into equation (2.16),

$$R_{m} = [-g_{m5} (r_{ds5} || r_{ds7})] [-g_{m15} (r_{ds13} || r_{ds15})] [-g_{m23} (r_{ds17} || r_{ds23})]. \frac{g_{m27} R'}{1 + (g_{m27} + g_{mb27}) R'} (r_{ds5} || r_{ds7})$$
(2.17)

Hence, using the values of  $g_m$  and  $r_{ds}$  of the appropriate transistors from APPENDIX – F, value of overall transresistance gain of the CCVS can be calculated from equation (2.17) as,  $R_m = 179.27 \text{ M}\Omega \approx 165.07 \text{ dB}\Omega$ .



# 2.9.3 Implementation of VCCS using the UAM

Figure 2.14: Schematic diagram of VCCS implementation of the UAM

Figure 2.14 shows the diagram of the VCCS implementation of the proposed Universal Amplifier Module (UAM). Voltages,  $v_{o1} \& v_{o2}$  from the output voltage buffer stage of two differential half circuits are fed to the transconductor. The transconductor converts the difference of the voltages (i.e.  $v_{o1} - v_{o2}$ ) into equivalent current.



Figure 2.15: Small signal equivalent model of the half circuit of VCCS

Figure 2.15 shows the small signal equivalent model of the half circuit of the VCCS. From the figure,  $v_{o1}$  is taken from the drain terminal of M27, hence working as a common-source amplifier with source degeneration. In this case, Small signal gain of this stage is [64],

$$\frac{v_{o1}}{v_3} = -\frac{g_{m27}r_{ds25}}{1 + (g_{m27} + g_{mb27})r_{ds29}}$$
(2.18)

Hence overall gain can be calculated as,

$$\frac{v_{o1}}{v_{in}} = \frac{v_{o1}}{v_3} \cdot \frac{v_3}{v_2} \cdot \frac{v_2}{v_1} \cdot \frac{v_1}{v_{in}}$$
(2.19)

Using the values from equation (2.3), (2.4), (2.5) & (2.18) and putting into equation (2.19),

$$\frac{v_{o1}}{v_{in}} = \left[-\frac{g_{m27}r_{ds25}}{1 + (g_{m27} + g_{mb27})r_{ds29}}\right] \left[-g_{m23} \left(r_{ds17} \| r_{ds23}\right)\right] \left[-g_{m15} \left(r_{ds13} \| r_{ds15}\right)\right] \left[-g_{m5} \left(r_{ds5} \| r_{ds7}\right)\right]$$

Hence, 
$$\mathbf{v}_{o1} = \left[-\frac{g_{m27}r_{ds25}}{1 + (g_{m27} + g_{mb27})r_{ds29}}\right] \left[-g_{m23} \left(r_{ds17} \| \mathbf{r}_{ds23}\right)\right] \left[-g_{m15} \left(r_{ds13} \| \mathbf{r}_{ds15}\right)\right].$$

$$[-g_{m5} (r_{ds5} || r_{ds7})] v_{in}$$
(2.20)

Now from equation (2.11) output AC current is already calculated as:

$$i_{out} = 2(g_{m38} - g_{m31}) v_{o1}$$

Putting the value of  $v_{o1}$  from equation (2.20),

$$i_{out} = 2(g_{m38} - g_{m31}) \left[ -\frac{g_{m27}r_{ds25}}{1 + (g_{m27} + g_{mb27})r_{ds29}} \right] \cdot \left[ -g_{m23} \left( r_{ds17} \| r_{ds23} \right) \right].$$

 $[-g_{m15} (r_{ds13} \| r_{ds15})].[-g_{m5} (r_{ds5} \| r_{ds7})] v_{in}$ 

Hence, the overall transconductance gain of the VCCS is,

$$G_{\rm m} = \frac{i_{out}}{v_{in}} = 2(g_{\rm m38} - g_{\rm m31}) \left[ -\frac{g_{m27} r_{ds25}}{1 + (g_{m27} + g_{mb27}) r_{ds29}} \right] \cdot \left[ -g_{\rm m23} \left( r_{ds17} \| r_{ds23} \right) \right].$$

$$[-g_{m15} (r_{ds13} || r_{ds15})].[-g_{m5} (r_{ds5} || r_{ds7})]$$
(2.21)

So using the appropriate transconductance and resistance values from APPENDIX – F, overall transconductance gain of the CCVS can be calculated from equation (2.21). The value in case of the UAM is,  $G_m = 2.296 \text{ A/V} \approx 7.22 \text{ dBA/V}$ .



## 2.9.4 Implementation of CCCS using the UAM

Figure 2.16: Schematic diagram of CCCS implementation of the UAM

Figure 2.16 shows the diagram of the CCCS implementation of the proposed Universal Amplifier Module (UAM). Signal current is applied at the gate – drain connected input stage. This current produces a voltage  $v_{o1} \& v_{o2}$  at the output voltage buffer stage of two differential half circuits.  $v_{o1} \& v_{o2}$  are fed to the transconductor which produces current at the current buffer

stage. Similar small signal equivalent model can be drawn for the CCCS circuit. Figure 2.17 shows the half circuit of the AC equivalent model of the circuit as in figure 2.16.



Figure 2.17: Small signal equivalent model of the half circuit of CCCS

From the above figure, we get the voltage gain expression as:

$$\frac{v_{o1}}{v_{sg5}} = \frac{v_o}{v_3} \cdot \frac{v_3}{v_2} \cdot \frac{v_2}{v_1} \cdot \frac{v_1}{v_{sg5}}$$
(2.22)

Now using (2.15),

$$\frac{v_{o1}}{v_{sg5}} = \left[-\frac{g_{m27}r_{ds25}}{1 + (g_{m27} + g_{mb27})r_{ds29}}\right] \left[-g_{m23} \left(r_{ds17} \| r_{ds23}\right)\right] \cdot \left[-g_{m15} \left(r_{ds13} \| r_{ds15}\right)\right] \cdot \left[-g_{m5} \left(r_{ds5} \| r_{ds7}\right)\right]$$

Hence, 
$$\mathbf{v}_{o1} = \left[-\frac{g_{m27}r_{ds25}}{1 + (g_{m27} + g_{mb27})r_{ds29}}\right] \cdot \left[-g_{m23} \left(r_{ds17} \| r_{ds23}\right)\right] \cdot \left[-g_{m15} \left(r_{ds13} \| r_{ds15}\right)\right]$$

$$[-g_{m5} (r_{ds5} \| r_{ds7})] v_{sg5}$$
(2.23)

Now putting the value of  $v_{sg5} = (r_{ds5} || r_{ds7}) i_{in}$  into equation (2.23),

$$\mathbf{v}_{o1} = \left[-\frac{g_{m27}r_{ds25}}{1 + (g_{m27} + g_{mb27})r_{ds29}}\right] \cdot \left[-g_{m23} \left(r_{ds17} \| \mathbf{r}_{ds23}\right)\right] \cdot \left[-g_{m15} \left(r_{ds13} \| \mathbf{r}_{ds15}\right)\right].$$

$$[-g_{m5} (r_{ds5} || r_{ds7})].(r_{ds5} || r_{ds7}) i_{in}$$
(2.24)

(2.25)

Now from equation (2.11), output AC current,

$$i_{out} = 2(g_{m38} - g_{m31}) v_{o1}$$

Putting the value of  $v_{o1}$  from equation (2.24) implies,

$$i_{out} = 2(g_{m38} - g_{m31}). \left[ -\frac{g_{m27}r_{ds25}}{1 + (g_{m27} + g_{mb27})r_{ds29}} \right]. \left[ -g_{m23} \left( r_{ds17} \| r_{ds23} \right) \right]. \left[ -g_{m15} \left( r_{ds13} \| r_{ds15} \right) \right].$$

 $[-g_{m5} (r_{ds5} || r_{ds7})].(r_{ds5} || r_{ds7}) \dot{i}_{in}$ 

Hence overall current gain of the CCCS circuit will be,

$$A_{i} = \frac{i_{out}}{i_{in}} = 2(g_{m38} - g_{m31}). \left[-\frac{g_{m27}r_{ds25}}{1 + (g_{m27} + g_{mb27})r_{ds29}}\right]. \left[-g_{m23} \left(r_{ds17} \| r_{ds23}\right)\right]. \left[-g_{m15} \left(r_{ds13} \| r_{ds15}\right)\right].$$

 $[-g_{m5} (r_{ds5} || r_{ds7})].(r_{ds5} || r_{ds7})$ 

The numerical value of the gain can be calculated from equation (2.25) using transconductance  
and resistance of appropriate transistors from APPENDIX – F. The value of current gain in this  
case is, 
$$A_i = 520 \approx 54.32$$
dB.

# 2.10 Summary

This chapter introduced different sub-systems of the UAM with their proper functions. The gain expressions for the four different categories of amplifiers (i.e., VCVS, VCCS, CCVS, and CCCS) are produced and the respective numerical values are provided. The theoretical analysis should be validated using suitable simulations and experimental works. In the next chapter, simulations of the UAM are provided to validate the proposed voltage and current mode implementations of the UAM.

# **CHAPTER 3**

# **CHARACTERIZATION OF THE UAM USING SIMULATIONS**

#### **3.1 Introduction**

In the previous chapter, the design and analysis aspects corresponding to different sub-systems of the UAM have been presented. The techniques to adopt the UAM for the four basic categories of amplifiers (i.e., VCVS, VCCS, CCVS and CCCS) have been shown as well. Theoretical formulas for the gains of the basic amplifiers and the respective numerical values have been provided.

To validate the theoretical analysis, suitable simulations and experimental works are necessary. This chapter presents simulation results pertaining to the operations of the UAM as the four categories of amplifiers. Different performance parameters are measured by SPICE simulations. The simulations are performed at the schematic level followed by post layout simulations. The layout has been implemented using 0.18 µm CMOS (CMOSP18/TSMC) process.

# **3.2 Complete Schematic of UAM**

Figure 3.1 shows the complete schematic diagram of the proposed Universal Amplifier Module (UAM) in 0.18 μm CMOS (CMOSP18/TSMC) technology.



Figure 3.1: Complete schematic diagram of the UAM in 0.18 µm CMOS (CMOSP18/TSMC) technology

The UAM is now capable of providing all the voltage and current mode operations with just a single module. Either voltage or current signal input can be chosen by the switch, S. Two NMOS pass transistors are used as switch (S).

The switch (S) is:

'ON' when 
$$V_{gsn} = VDD$$
, i.e.  $S = 1$ 

and 'OFF' when  $V_{gsn} = VSS$ , i.e. S = 0

When the switch is 'ON', then the gate – drain connected transistors M8, M9, M10 & M11 (shown in figure 2.4) are connected across the input differential stages. Hence, there is a low impedance node at the input stages and a signal current can be applied at this node.

When the switch (S) is 'OFF', the gate – drain connected stage is disconnected from the input differential stages. Hence, a voltage signal can be applied to the input of the differential voltage amplifier section (comprising of transistors M4, M5, M6 & M7).

Selection of the switch (S) depends on the intended use of the mode of operations. Hence, S = 0 is set for voltage signal mode of operations, i.e. for VCVS and VCCS operations. On the other hand, S = 1 is set for current signal mode of operations, i.e. for CCVS and CCCS operations.

Voltage signal output is taken from the voltage buffer stage (comprising of transistors M25, M27 and M29 as shown in figure 2.6) which is a low impedance node. The current signal output is taken from the current buffer stage (comprising of transistors M31 - M38 as shown in figure 2.7) which is a high impedance node.

#### **3.3 Dimensions of the transistors**

The transistors in the half circuit of the Universal Amplifier Module (UAM), shown in figure 2.9 of chapter 2, have the dimensions presented in Table 3.1.

| TRANSISTORS        | W (µm) | L (µm) |
|--------------------|--------|--------|
|                    |        |        |
| M0, M1, M27        | 20     | 1.2    |
| M2, M3             | 10     | 1.2    |
| M4, M5             | 40     | 1.2    |
| M6, M7             | 23.4   | 1.2    |
| M8, M9             | 74.16  | 1.2    |
| M10, M11, M19      | 13     | 1.2    |
| M12                | 95     | 1.2    |
| M13                | 70     | 1.2    |
| M15                | 11.88  | 1.2    |
| M17                | 37     | 1.2    |
| M21                | 1      | 2.25   |
| M23                | 10.08  | 1      |
| M25                | 9      | 1.2    |
| M29                | 7.7    | 1.2    |
| M31, M35           | 65     | 1.5    |
| M32, M36           | 70     | 1.5    |
| M33, M34, M37, M38 | 1.5    | 1.5    |
| M39, M40           | 30     | 1.2    |

Table 3.1: Dimensions of the transistors used in UAM

## **3.4 Performance parameters measurements**

Simulations were done for all the voltage and current mode operations (i.e. VCVS, VCCS, CCVS and CCCS). Due to page limitations, only simulations of VCVS are presented in this section. At the same time, all the voltage and current mode simulation results are given in tabular format. Figure 3.2 shows the UAM as a block representation used for the simulations to measure various performance parameters.

#### Measurements for VCVS (i.e., operational amplifier, OP-AMP) Configuration:

#### 3.4.1 Open loop frequency response

 $V_{in} = 1 V AC$  is applied at the voltage input section. The switch, S is set to OFF mode (i.e., S=0).



Figure 3.2: Configuration for open loop frequency response

The frequency plot, called as bode plot gives an estimation of open loop voltage gain and phase response. It also shows the occurrence of poles, zeros, unity gain bandwidth, 3dB frequency etc. The phase margin and gain margin of the VCVS can also be calculated from the frequency response. Figure 3.3 shows the magnitude and phase response of the VCVS. From the figure, voltage gain,  $A_v = 118 \text{ dB}$  (for  $v_{o-}$ ). From the other half circuit it can be shown that, voltage gain is 117.9 dB (for  $v_{o+}$ ).



Figure 3.3: Magnitude and phase response of the VCVS

#### 3.4.2 Phase margin and Gain margin

Phase margin and gain margin are the measures of stability of a feedback system. Sometimes only phase margin is used rather than both. Based on the magnitude response of the loop gain,  $|A_{OL}\beta|$ , phase margin can be defined as the phase difference between  $|\angle A_{OL}\beta(w_{0dB})|$  and  $180^{\circ}$ where  $w_{0dB}$  is the frequency at which  $|A_{OL}\beta|$  is unity (0 dB). For a stable feedback system, phase margin of 60° is highly desirable as a trade-off between closed-loop stability and settling time in the transient response. Typically, the minimum acceptable phase margin is 45°. Phase margin is illustrated in figure 3.3. From the figure, phase margin of the VCVS is  $121^{\circ}$  (for v<sub>o</sub>.). From the other half circuit it can be shown that, phase margin is  $56.9^{\circ}$  (for v<sub>o</sub>+). On the other hand, gain margin can be calculated as the difference between unity gain (0 dB) and  $|A_{OL}\beta(w_{180^{\circ}})|$  where  $w_{180^{\circ}}$  is the frequency at which the loop gain phase,  $\angle A_{OL}\beta$ , is -180°. From figure 3.3, gain margin is 49.86 dB (for v<sub>o</sub>-) and for the other half circuit gain margin is 33.72 dB (for v<sub>o</sub>+).

#### **3.4.3 Input offset voltage**

The differential input offset voltage is defined as the voltage that must be applied between the two input terminals of the op amp to make the differential output ( $V_{odiff}$  in fig. 3.4) as zero volts.



Figure 3.4: (a) Configuration for measuring input offset voltage (b) Simulated result of input offset voltage

Figure 3.4 (a) shows the simulation set-up for measuring input offset voltage of the VCVS. Ideally, input offset of an OP-AMP should be at zero volts. But in practical case, amplifiers exhibit offset which may shift the voltage transfer curve from the origin and in this case, the voltage transfer curve is shifted by 97.33 pV to the negative x-axis. Hence, for this system, the differential input offset voltage of the UMA is -97.33 pV as shown in figure 3.4 (b).

#### 3.4.4 Input common mode range (ICMR)



Figure 3.5: Configuration for measuring input common mode range (ICMR)

Figure 3.5 shows the set-up for measuring input common mode range (ICMR) [2]. ICMR is defined as a range of voltages over which the amplifier continues to sense and amplifies the input signal with a constant gain. The OP-AMP is configured in unity gain configuration for measuring or simulating ICMR. A DC voltage sweep is applied at the positive voltage terminal of the VCVS. Figure 3.6 shows the DC sweep response of the system. The linear part of the transfer curve corresponds to the input common mode voltage range of the system. A non-linear characteristics curve may cause distortion in the output signal. From the figure, the input common mode range of the VCVS is  $\approx$  -690 mV  $\leftrightarrow$  +467.7 mV.



Figure 3.6: Simulated ICMR characteristics

# 3.4.5 Output voltage swing



Figure 3.7: Measurement set-up for output voltage swing

The input common mode range (ICMR) is limited by the linearity of the transfer curve in the unity gain configuration. Whereas, if the amplifier is configured as for higher gain, the linear part of the transfer curve corresponds to the output voltage swing [2]. Figure 3.7 shows the configuration for measuring output voltage swing. The amplifier is configured for inverting gain of -10 ( $R_0 = 1 \text{ K}\Omega$ ,  $R_1 = 10 \text{ K}\Omega$ ). Figure 3.8 shows the output response. From the figure, output voltage range is  $\approx$  -117.9 mV  $\leftrightarrow$  +328.5 mV.



Figure 3.8: Simulated output voltage swing

#### 3.4.6 Output offset voltage

The differential output offset voltage can be measured using the same configuration as shown in figure 3.4. The differential output offset voltage can be defined as the difference between the DC output voltages in ideal condition and DC output voltage of the VCVS when the input voltage is set to some fixed reference voltage. From the transfer curve of 3.4(b), the differential output

voltage was observed as 8.8 nV when the differential input voltage is  $\approx 0$  V. Hence, the differential output offset voltage of the VCVS is 8.8 nV.

#### 3.4.7 Slew rate measurement

Slew rate is defined as the rate of change of output voltage when a step voltage is applied at the input of the operational amplifier in unity gain configuration. This parameter actually designates the fastness of an OP-AMP with which the output of an OP-AMP can change consequent to a large signal input to the system. This arises because of the limitation on the maximum amount of current that the OP-AMP can deliver to a capacitive load. The limitation originates at the input stage of the OP-AMP.



Figure 3.9: Configuration for measuring slew rate

Figure 3.9 shows the configuration for measuring the slew rate of the VCVS. A step input is applied at the input and output is measured as a function of time. The capacitive load could be arising out of parasitic or it could be a physical capacitance. In this case, a load capacitor of  $C_L = 25$  pF is used to simulate the slew rate. Figure 3.10 shows the simulated result of the slew rate measurement. Positive slew rate is measured at the rising edge of the output response. From the

figure, positive slew rate,  $SR^+ = +2.42 \text{ V/}\mu\text{s}$ . On the other hand, negative slew rate is measured at the falling edge of the output. From the figure,  $SR^- = -0.48 \text{ V/}\mu\text{s}$ .



Transient Response

Figure 3.10: Simulated result of slew rate measurement

#### 3.4.8 Common mode rejection ratio (CMRR)

Common mode rejection ratio (CMRR) is defined as the ability of the differential amplifier to reject the common mode signal. It can be measured from the differential mode voltage gain,  $A_d$  to the ratio of common mode voltage gain,  $A_{cd}$  as [33]:

$$CMRR = \frac{A_d}{A_{Cd}}$$

Figure 3.11 shows the configuration for the measurement of differential CMRR. Differential common mode gain is measured from this set-up as,  $A_{cd} = \frac{v_{o+} - v_{o-}}{v_{cm}} = \frac{v_{odiff}}{v_{cm}} = -78.79$  dB. Hence

CMRR can be calculated by dividing the differential gain ( $A_d = 122 \text{ dB}$  in this case) by differential common mode gain,  $A_{cd}$ . Hence, CMRR = 122 dB – (-78.79) dB = 200.79 dB (at low frequency). Figure 3.12 shows the simulated CMRR response which is obtained by differencing the differential mode response (in dB) and common mode response (in dB) i.e.  $A_d$ – $A_{cd}$ .



Figure 3.11: Measurement set-up for CMRR



Figure 3.12: Simulated CMRR response

#### 3.4.9 Power supply rejection ratio (PSRR)

Power supply rejection ratio (PSRR) is defined as the ratio of the differential gain of the amplifier to the gain from the power supply ripple that contributes to the output. Power supply ripple actually contributes to the noise at the output of the OP-AMP. Ideally, an OP-AMP should have infinite PSRR, i.e. the output should be unaffected by the power supply ripple voltage. PSRR can be calculated by putting the OP-AMP in the unity-gain configuration with the input shorted [67]. Figure 3.13 shows the configuration for the measurement of PSRR as a function of frequency. In this case, a 1 V sinusoidal signal is inserted in series with VDD for measuring



Figure 3.13: Configuration for measuring PSRR [2]

PSRR<sup>+</sup> while VSS is maintained at its usual value. On the other hand, for measuring PSRR<sup>-</sup>, a 1V sinusoidal signal is inserted in series with VSS while VDD is maintained at its usual value. Output is observed at  $v_{0^+}$ . The PSRR can be calculated from the following equation [2]:

$$\frac{v_{o+}}{v_{dd}} \approx \frac{1}{PSRR^+} \text{ or } \frac{v_{o+}}{v_{ss}} \approx \frac{1}{PSRR^-}$$

Figure 3.14 shows the simulated frequency response of the PSRR. From the figure, the peak value of  $PSRR^+ = PSRR^- = 82.74 \text{ dB}$  @43 KHz. Similar result was obtained for v<sub>o</sub>..



Figure 3.14: Simulated result for PSRR frequency response

# 3.5 Complete Layout of UAM

The simulations were verified in layout level as well. Figure 3.15 shows the complete layout the Universal Amplifier Module in 0.18  $\mu$ m CMOS (CMOSP18/TSMC) technology. The pad connections are not shown.



Figure 3.15: Complete layout of the UAM in 0.18 µm CMOS (CMOSP18/TSMC) technology

# 3.6 Performance parameters for VCCS, CCVS and CCCS

Simulations for performance parameters measurement were also done for other voltage and current mode circuit operations (i.e. VCCS, CCVS and CCCS). The previous section presented the simulation set-ups and results for only VCVS configuration. The simulation set-ups and results for other voltage and current mode implementations (i.e. VCCS, CCVS and CCCS) are provided in APPENDIX – D. All the voltage and current mode simulation results are presented in table 3.2.

| Parameters        | Voltage Amplifier | Transconductance   | Transresistance                       | Current Amplifier  |  |
|-------------------|-------------------|--------------------|---------------------------------------|--------------------|--|
| 1 urumeters       | (VCVS)            | Amplifier (VCCS)   | Amplifier (CCVS)                      | (CCCS)             |  |
| CMOS technology   | 0.18 μm           |                    |                                       |                    |  |
| Power Supply      | +1.3 V, -1.3 V    |                    |                                       |                    |  |
| Open loop Gain    | 117.8 dB          | 7.22 dBA/V         | 165.1 dBΩ                             | 54.32 dB           |  |
| 3dBGain bandwidth | 26.83 GHz         | 80.56 KHz          | 5.97 THz                              | 18.2 MHz           |  |
| Unity gain        | 272.7 MHz         | 72.83 KHz          | 1.28 GHz                              | 8.92 MHz           |  |
| bandwidth         |                   |                    |                                       |                    |  |
| Phase margin      | $56.9^{0}$        | $64.4^{0}$         | $53.5^{0}$                            | 44.12 <sup>0</sup> |  |
| Gain margin       | 49.86 dB          | 68.83dB            | 88.09 dB                              | 58.76 dB           |  |
| Input offset      | -97.33 pV         | -11.14 pV          | 1.49 µA                               | -                  |  |
| Input CMR         | -690 mV ↔         | -1.069 V ↔ +1.069  | $-0.4 \text{ mA} \leftrightarrow +10$ | -10 mA ↔           |  |
| Ĩ                 | +467.7 mV         | V                  | mA                                    | +53.37 μΑ          |  |
| Output swing      | -117.9 mV ↔       | -1.025 μA ↔ -689.1 | -252 mV ↔                             | -1.054 mA ↔        |  |
|                   | 328.5 mV          | μA                 | +1.048 V                              | +947.2 mA          |  |
| Slew rate+        | 2.42 V/µs         | 0.45 V/µs          | 3.2 V/µs                              | 0.22 V/µs          |  |
| Slew rate-        | -0.48 V/µs        | -0.3 V/µs          | 0.4 V/µs                              | 0.10 V/µs          |  |
| CMRR              | 200.79 dB         | 156.01 dB          | 78.3 dB                               | 83.17 dB           |  |
| PSRR              | 82.74 dB          | 48.21 dB           | 84.55 dB                              | 87.93 dB           |  |
| Output offset     | 8.8 nV            | 90 fA              | -260.5 μV                             | -                  |  |
| Output resistance | 1.1 KΩ            | 115.62 KΩ          | 1.1 KΩ                                | 115.62 KΩ          |  |
| Input resistance  | 00                | x                  | 200 Ω                                 | 200 Ω              |  |
| Power dissipation | 7.179 mW          | 7.179 mW           | 7.179 mW                              | 7.179 mW           |  |

 Table 3.2: Table for performance parameters measurements

#### 3.7 Common-Mode Feedback (CMFB)

Differential Difference Amplifier (DDA) CMFB circuit is used to provide common – mode feedback [38] for the UAM. The DDA CMFB circuit averages two differential signals and compares that average to a reference common-mode voltage,  $V_{cm}$  by using four identical transistors configured into two differential-pair (DP) structures [38]. One of the two transistors in each DP is connected to  $V_{cm}$  and the other two transistors are connected to the differential signals that are obtained from the VCVS.



Figure 3.16: Differential Difference Amplifier CMFB circuit [38]

Figure 3.16 shows the differential difference common-mode feedback circuit that is used in this case. Two differential signals are obtained from the VCVS output voltage buffer stages as  $V_{o+}$  and  $V_{o-}$ . These two differential voltages are compared with  $V_{cm}$  which is considered here as '0' volts. Writing the drain current (I<sub>D</sub>) equations for transistor M41, M42, M43 and M44,

$$I_{D41} = \frac{I_B}{2} - \Delta I$$
$$I_{D42} = \frac{I_B}{2} + \Delta I$$
$$I_{D43} = \frac{I_B}{2} - \Delta I$$
$$I_{D44} = \frac{I_B}{2} + \Delta I$$

Here,  $\Delta I$  is large signal current change in I<sub>D42</sub>. From the above equations it can be seen that,

$$I_{D41} = I_{D43}$$
 and  $I_{D42} = I_{D44}$ 

Equation of current through M45 can be written as,

$$I_{D45} = I_{D42} + I_{D43}$$
$$I_{D45} = (\frac{I_B}{2} + \Delta I) + (\frac{I_B}{2} - \Delta I)$$
$$I_{D45} = I_B$$

The size of transistor M45 is chosen such that  $I_{D45} = I_B$ , which implies that the common-mode voltage of the differential output signals (V<sub>o+</sub> & V<sub>o-</sub>) equals to V<sub>cm</sub>. Two control voltages, V<sub>ctrl1</sub> and V<sub>ctrl2</sub> are generated which are fed back to two differential voltage buffer stages of the UAM that establish the correct common-mode output currents in the output stage of the UAM to keep the common-mode output voltage at V<sub>cm</sub>. Figure 3.17 shows the complete diagram of the CMFB implementation with the UAM. Internal circuitry of UAM block is shown in figure 2.9 in section 2.8 of chapter 2. Figure 3.18 shows the output response of the UAM with CMFB.



Figure 3.17: Complete diagram of the CMFB implementation with the UAM



Figure 3.18: Simulated output of the VCVS after using CMFB

#### 3.8 Comparison between the UAM and reported work in the literature

In this section, the performance of the proposed Universal Amplifier Module (UAM) is compared with some works reported in the literatures. We did not find any work oriented toward the UAM concept. There are research works available on operational amplifier, transconductance amplifier, transresistance amplifier, current conveyor separately. In this sense, it is difficult to compare this work with previous works as a whole. Rather, as the proposed UAM can provide all the voltage and current mode operations, different mode of operations can be compared with the similar voltage and current mode devices respectively. Latest reported work on OP-AMP, OTA, OTRA and CCII using this technology in this regard appears to be in 2008.

# 3.8.1 Comparison between the UAM (operating as OP-AMP) and reported work in literature

| Parameters                      | This UAM as OP-AMP                                   | [47]     | [49]                          | [48]      |
|---------------------------------|------------------------------------------------------|----------|-------------------------------|-----------|
|                                 | 0.10                                                 | 0.0      | 1.6                           | 1.0       |
| CMOS technology                 | 0.18 μm                                              | 0.8 µm   | 1.6 μm                        | 1.2 μm    |
| Power Supply                    | ±1.3 V                                               | 3 V      | 1.8 – 7.0 V                   | 3 V       |
| Gain                            | 117.9 dB                                             | 95.1 dB  | 86 dB                         | 113 dB    |
| Gain bandwidth                  | 272.7 MHz                                            | 17.5 MHz | 4 MHz                         | 5.5 MHz   |
| Phase margin                    | 56.9 <sup>0</sup>                                    | $60^{0}$ | $67^{0}$                      | $>45^{0}$ |
| Input offset                    | -97.33 pV                                            | -        | 6 mV                          | -         |
| Input CMR                       | $-690 \text{ mV} \leftrightarrow +467.7$             | -        | $Vss - 0.5 V \leftrightarrow$ | -         |
| 1                               | mV                                                   |          | Vdd – 1.3 V                   |           |
| Output swing                    | $-117.9 \text{ mV} \leftrightarrow 328.5 \text{ mV}$ | -        | $Vss + 0.1 V \leftrightarrow$ | -         |
|                                 |                                                      |          | Vdd - 0.1 V                   |           |
| Capacitive load, C <sub>L</sub> | 25 pF                                                | 15       | 10                            | 10        |
| Slew rate                       | 2.42 V/µs                                            |          | 4 V/µs                        |           |
| Power dissipation, P            | 7.179 mW                                             | 4.8 mW   | 9 mW                          | 0.31 mW   |
| Figure of merit                 | 949.64                                               | 54.68    | 4.44                          | 177.42    |
| $(GBW*C_L/P)$                   |                                                      |          |                               |           |

Table 3.3: Comparison between UAM (operating as Operational Amplifier) and reported work in literature
# 3.8.2 Comparison between the UAM (operating as OTA) and reported work in literature

| Parameters             | This UAM as<br>OTA | [50]                | [51]              | [52]                 | [53]                |
|------------------------|--------------------|---------------------|-------------------|----------------------|---------------------|
| CMOS technology        | 0.18 µm            | 1.2 μm              | 0.18 µm           | 0.35 μm              | 0.25 μm             |
| Power Supply           | ±1.3 V             | ±1.5 V              | 0.5 V             | 1.5 V                | 1.2 V               |
| Gain                   | 7.22 dBA/V         | $>63 \mathrm{dB}^*$ | $55 \text{ dB}^*$ | $70.8~\mathrm{dB}^*$ | $68.5 \text{ dB}^*$ |
| Unity gain bandwidth   | 72.83 KHz          | 8 MHz               | 8.72 MHz          | 330 MHz              | 165 MHz             |
| Phase margin           | $64.4^{0}$         | $60^{0}$            | $61^{0}$          | $64.5^{\circ}$       | $65^{0}$            |
| Capacitive load, $C_L$ | 25 pF              | 35 pF               | 10 pF             | 3 pF                 | 4 pF                |
| Slew rate              | 0.45 V/µs          | 10.2 V/µs           | 1.35 V/µs         | 300 V/µs             | 329 V/µs            |
| CMRR                   | 156.01 dB          | -                   | 61.9 dB           | -                    | -                   |
| Output resistance      | 115.62 KΩ          | -                   | 200 KΩ            | -                    | -                   |
| Power dissipation, P   | 7.179 mW           | 0.7 mW              | $77 \mu W$        | 1.4 mW               | 5.8 mW              |

Table 3.4: Comparison between the UAM (operating as OTA) and reported work in literature

\* Indicates voltage gain number

# 3.8.3 Comparison between the UAM (operating as OTRA) and reported work in literature

| Parameters        | This UAM as<br>OTRA              | [54]                                      | [56]     | [55]                                      |
|-------------------|----------------------------------|-------------------------------------------|----------|-------------------------------------------|
| CMOS technology   | 0.18 μm                          | 0.25 μm                                   | 0.18 µm  | 0.25 μm                                   |
| Power Supply      | ±1.3 V                           | ±1.5 V                                    | 0.8 V    | ±1.5 V                                    |
| Gain              | 165.1 dBΩ                        | 130 dBΩ                                   | 158 dBΩ  | 179.12 dBΩ                                |
| Gain bandwidth    | 5.97 THz                         | 3.16 THz                                  | -        | 45.2 THz                                  |
| Phase margin      | $53.5^{\circ}$                   | -                                         | $70^{0}$ | $22.5^{0}$                                |
| Input CMR         | -0.4 mA $\leftrightarrow$ +10 mA | $-50 \ \mu A \leftrightarrow +50 \ \mu A$ | -        | $-50 \ \mu A \leftrightarrow +50 \ \mu A$ |
| PSRR              | 84.55 dB                         | 90.2 dB                                   | -        | -                                         |
| Input resistance  | 200 Ω                            | 26.07 KΩ                                  | -        | 26.07 KΩ                                  |
| Power dissipation | 7.179 mW                         | 0.709 mW                                  | -        | 0.82 mW                                   |

| Table 3.5: Co | omparison betw | een the UAM (op | erating as OTRA | ) and reported v | work in literature |
|---------------|----------------|-----------------|-----------------|------------------|--------------------|
|               |                | ······          |                 | ,                |                    |

#### 3.8.4 Comparison between the UAM (operating as CCII) and reported work in literature

In this case, the UAM was configured as CCII configuration following the current feedback technique as reported in [35]. Detail CCII implementation of the UAM is discussed in section 4.7 of chapter 4.

| Parameters        | This UAM as CCII                             | [57]    | [58]                                        | [59]       |
|-------------------|----------------------------------------------|---------|---------------------------------------------|------------|
| CMOS technology   | 0.18 µm                                      | 0.18 μm | 1.2 μm                                      | 0.13 μm    |
| Power Supply      | ±1.3 V                                       | ±1.65 V | -2.5 - 2.92                                 | ±0.5 V     |
| Gain              | 22.5 dB                                      | 1.01 dB | 1.0015 dB                                   | 1 dB       |
| 3dBGain bandwidth | 20.2 MHz                                     | 700 MHz | 104 MHz                                     | 77 MHz     |
| Input CMR         | $-1 \text{ mA} \leftrightarrow +0 \text{ A}$ | -       | $-100 \ \mu A \leftrightarrow +100 \ \mu A$ | -          |
| Output resistance | 115.62 KΩ                                    | -       | -                                           | 600 KΩ     |
| Input resistance  | 200 Ω                                        | 0.018 Ω | 26 Ω                                        | $68\Omega$ |
| Power dissipation | 7.179 mW                                     | 3.1 mW  | -                                           | 1.04 mW    |

Table 3.6: Comparison between the UAM (operating as CCII) and reported work in literature

#### 3.9 Post layout simulations

Layout of different sub-systems of the Universal Amplifier Module (UAM) is performed separately and the simulation results are compared with corresponding theoretical values. The layout was done in 0.18 µm CMOS (CMOSP18/TSMC) technology.

#### 3.9.1 Layout of bias sources

Figures 3.19(a) & (b) show respectively the layout of the bias sources and the test block for simulations. Figure 3.20 shows the simulated output of the bias source block. Form the figure, it is observed that, two bias voltages  $V_a \approx 691$  mV and  $V_c \approx -765$  mV are generated that was designed theoretically in section 2.2 of chapter 2.



Figure 3.19: (a) Layout of the bias sources; (b) test block of the bias source



Figure 3.20: Simulated output of the bias source layout block

# 3.9.2 Layout of input differential amplifier stages



Figure 3.21: (a) Layout of the input differential stages; (b) Test block of the input DA stages



Figure 3.22: Simulated DC level and output AC signal of the input DA stages

Figures 3.21(a) & (b) show respectively the layout of the input differential stages and corresponding test block for simulations. Figure 3.22 shows the simulated output of the input DA stage layout block. From the figure, it is clear that, output signal voltage of this stage is  $v_1 = 55.34$  V, whereas, the theoretical value was 56 V from equation (2.3) in section 2.3, chapter 2.





Figure 3.23: (a) Layout of the intermediate stages; (b) Test block of the intermediate stages

Figures 3.23(a) & (b) show respectively the layout of the intermediate stages and the test block for simulations. In the figure,  $v_1$  = Output from input DA stage,  $V_a$  = 691 mV,  $v_3$  = Output of the intermediate stages. Figure 3.24 shows the simulated output of the intermediate stage comprising transistors M13 & M15; whereas, figure 3.25 shows the simulated output of the intermediate



Figure 3.24: Simulated output of the intermediate stage comprising transistors M13 & M15

stage comprising transistors M17 & M23. From the figure, it is observed that, gain of the intermediate stage (comprising transistors M13 & M15) is  $\frac{v_2}{v_1} = \frac{7K}{55.34} = 126.5$ , whereas the

theoretical gain from equation (2.4) was 125.11.

On the other hand, gain of the intermediate stage (comprising transistors M17 & M23) is,

 $\frac{v_3}{v_2} = \frac{937.54K}{7K} = 133.93$ , whereas theoretical gain of this stage from equation (2.5) was 149.



Figure 3.25: Simulated output of the intermediate stage comprising transistors M17 & M23

## 3.9.4 Layout of voltage buffer stage

Figures 3.26(a) and (b) show respectively the layout of the voltage buffer stage and the test block of the voltage buffer for simulations. Figure 3.27 shows the simulated output of the voltage buffer stage. From the figure, gain of the voltage buffer stage is  $\frac{v_o}{v_3} = \frac{790.1K}{937.54K} = 0.84$ , whereas

theoretical value of the gain from equation (2.8) was 0.73.



Figure 3.26: (a) Layout of the voltage buffer stage; (b) Test block of the voltage buffer



Figure 3.27: Simulated output of the voltage buffer stage

# 3.9.5 Layout of current buffer stage



Figure 3.28: (a) Layout of the current buffer stage; (b) Test block of the current buffer



Figure 3.29: Simulated output of the current buffer stage

Figures 3.28(a) & (b) show respectively the layout of the current buffer stage and the test block used for simulations. Output AC current is taken from the  $i_1$ ,  $i_2$  nodes. Figure 3.29 shows the simulated output of the current buffer stage. From the figure,  $i_2 = 2.295 \angle 180^0$  A and  $i_1 = 2.264 \angle 0^0$ A. Hence output AC current can be calculated as,  $i_{out} = i_2 - i_1 = 2.295 \angle 180^0 - 2.264 \angle 0^0 = -2.295 - 2.264 = -4.56$  A, whereas, theoretical value from equation (2.11) was  $i_{out} = -4.54$  A.

# 3.10 Summary

In this chapter, necessary simulation results pertaining to the operations of the UAM as the four categories of basic amplifiers (i.e., VCVS, VCCS, CCVS and CCCS) are presented. The performance parameters are measured by SPICE simulations. The layout has been implemented using 0.18 um CMOS (CMOSP18/TSMC) process. It is now necessary to show the utility of the UAM by implementing different analog electronic circuits. In the next chapter, several signal processing cases are presented with the UAM as the active device building block.

# **CHAPTER 4**

# **APPLICATION CASES OF THE UAM**

#### **4.1 Introduction**

This chapter presents several signal processing application cases with the UAM as the active device building block. Some traditional amplifier circuits, such as, inverting amplifier, non-inverting amplifier, ideal integrator, lossy integrator etc. are implemented using the UAM. Further, voltage mode 2<sup>nd</sup> order band pass filters and current mode filters using the principles of transposed network [37] with the UAM as the active device are illustrated.

# 4.2 Inverting amplifier implementation

The most basic application of an OP-AMP (as a VCVS) is in realizing an inverting voltage amplifier. This configuration uses negative feedback to stabilize the voltage gain [34]. Due to the negative feedback, the output voltage is  $180^{\circ}$  out of phase with the input. Hence this amount is subtracted from the input voltage and gain is reduced. Formula for the inverting amplifier is:

$$V_{out} = -\frac{R_f}{R_i} V_{in} \implies \frac{V_{out}}{V_{in}} = -\frac{R_f}{R_i} \implies A_v \equiv -\frac{R_f}{R_i}$$
(4.1)

Figure 4.1 shows the configuration of inverting amplifier implementation using the UAM. The simulations were done for inverting gain of -1 ( $R_i = 1 \text{ K}\Omega$ ,  $R_f = 1 \text{ K}\Omega$ ) and -10 ( $R_i = 1 \text{ K}\Omega$ ,  $R_f = 10 \text{ K}\Omega$ ).



Figure 4.1: Inverting amplifier implementation using the UAM



Transient Response

Figure 4.2: Output of the inverting amplifier for gain of -1 ( $R_i = 1 \text{ K}\Omega$ ,  $R_f = 1 \text{ K}\Omega$ )

Figure 4.2 shows the output of the inverting amplifier for the gain of -1. From the simulated output,  $V_{out} = 9.999 \text{ mV}$  and  $V_{in} = 10 \text{ mV}$ . Hence, gain,  $A_v = -9.999/10 = -0.9999 \approx -1$ .



Figure 4.3: Output of the inverting amplifier for gain of -10 ( $R_i = 1 \text{ K}\Omega$ ,  $R_f = 10 \text{ K}\Omega$ )

Figure 4.3 shows the output of the inverting amplifier for gain of -10. From the simulated output it is shown that,  $V_{out} = 100 \text{ mV}$  and  $V_{in} = 10 \text{ mV}$ . Hence, gain,  $A_v = -100/10 = -10$ .

## 4.3 Non-inverting amplifier implementation

In a non-inverting amplifier, the input signal is applied at the positive input terminal of the OP-AMP (as VCVS) and the circuit provides a gain greater than unity. Further, the output voltage signal remains in phase with the input voltage signal, hence, the name non-inverting. The Output voltage and the gain of a non-inverting amplifier can be written as:

$$V_{out} = (1 + \frac{R_f}{R_i}) V_{in} \implies \frac{V_{out}}{V_{in}} = (1 + \frac{R_f}{R_i}) \implies A_v = (1 + \frac{R_f}{R_i})$$
(4.2)

Figure 4.4 shows the configuration of non-inverting amplifier implementation using the UAM. Simulations were done for gain of +5 ( $R_i = 1 \text{ K}\Omega$ ,  $R_f = 4 \text{ K}\Omega$ ) and +10 ( $R_i = 1 \text{ K}\Omega$ ,  $R_f = 9 \text{ K}\Omega$ ).



Figure 4.4: Non-inverting amplifier implementation using the UAM

Transient Response



Figure 4.5: Output of the non-inverting amplifier for gain of +5 ( $R_i = 1 \text{ K}\Omega$ ,  $R_f = 4 \text{ K}\Omega$ )

Figure 4.5 shows the output of the non-inverting amplifier for the gain of +5. From the simulated output it is observed that,  $V_{out} = 4.998$  mV and  $V_{in} = 0.9999$  mV. Hence, gain,  $A_v = 4.998/0.9999$ =  $4.998 \approx 5$ .

#### Transient Response



Figure 4.6: Output of the non-inverting amplifier for gain of +10 ( $R_i = 1 \text{ K}\Omega$ ,  $R_f = 9 \text{ K}\Omega$ )

Figure 4.6 shows the output of the non-inverting amplifier for gain of +10. From the simulated output it is observed that,  $V_{out} = 9.996$  mV and  $V_{in} = 1$  mV. Hence, gain,  $A_v = 9.996/1 = 9.996$   $\approx 10$ .

#### 4.4 Voltage follower (unity gain buffer) implementation

This is a special type of non-inverting amplifier configuration which provides output voltage that is identical to the input voltage. Hence, it can be used for isolation purpose. In case of voltage follower, equation of output voltage can be written as:

$$V_{out} = V_{in} \tag{4.3}$$

Figure 4.7 shows the set-up for voltage follower implementation using the UAM. Figure 4.8 shows the simulated output of the voltage follower. From the figure it is seen that, for an input voltage,  $V_{in} = 1 \text{ mV}$ , the output voltage is  $V_{out} = 0.9996 \text{ mV} \approx 1 \text{ mV} \approx \text{Vin}$ .



Figure 4.7: Voltage follower implementation using UAM





Figure 4.8: Simulated output of the voltage follower

# 4.5 Ideal inverting integrator implementation



Figure 4.9: Ideal inverting integrator implementation using UAM

Figure 4.9 shows the set-up for implementation of the ideal inverting integrator.  $R_i$  and  $C_f$  are called the external integrating resistor and capacitor respectively. Frequency domain analysis of the integrator can be done easily and output voltage equation can be written in term of frequency. Output voltage of the integrator is:

$$\frac{V_{out}(s)}{V_{in}(s)} = \frac{-1}{sR_iC_f}$$

where, s = jw and w = angular frequency  $= 2\pi f$ , hence,

$$\frac{V_{\text{out}}(jw)}{V_{\text{in}}(jw)} = \frac{-1}{jwR_{\text{i}}C_{\text{f}}}$$
(4.4)

Therefore, the magnitude and phase response of an ideal integrator can be written as:

Magnitude: 
$$\left| \frac{V_{out}}{V_{in}} \right| = \frac{1}{jwR_iC_f}$$
 and phase:  $\omega = 180^0 - 90^0 = 90^0$  constant (4.5)

In this design,  $R_i = 10 \text{ K}\Omega$  and  $C_f = 10 \text{ nF}$  are used. Hence, expected value of the magnitude (a)10 Hz is  $= \frac{1}{2\pi . 10.10K.10n} = 159.155 \approx 44 \text{ dB}$ . Figure 4.10 shows the magnitude response of the integrator. From the figure it is observed that, magnitude (a)10 Hz is = 43.93 dB  $\approx 44 \text{ dB}$ .

Also figure 4.11 shows that phase of the integrator is  $90^{\circ}$ .



Figure 4.10: Magnitude response of the inverting integrator



Figure 4.11: Phase response of the inverting integrator

## 4.6 Lossy integrator implementation



Figure 4.12: Lossy integrator implementation using UAM

Figure 4.12 shows the configuration for lossy integrator implementation. The transfer function of a lossy integrator can be written as:

$$\frac{V_{\text{out}}(s)}{V_{\text{in}}(s)} = -\left(\frac{R_{\text{f}}}{R_{\text{i}}}\right)\frac{1}{1+sR_{\text{f}}C_{\text{f}}}$$

where, s = jw and w = angular frequency  $= 2\pi f$ , hence,

$$\frac{V_{\text{out}}(jw)}{V_{\text{in}}(jw)} = -\left(\frac{R_{\text{f}}}{R_{\text{i}}}\right)\frac{1}{1+jwR_{\text{f}}C_{\text{f}}}$$
(4.6)

In this design,  $R_i = 1 \text{ K}\Omega$ ,  $R_f = 10 \text{ K}\Omega$  and  $C_f = 10 \text{ nF}$  are used. Hence from above equation, expected value of magnitude of the lossy integrator @10 Hz is  $= (\frac{10K}{1K})(\frac{1}{1+2\pi.10.10K.10n})$ = 9.94  $\approx$  19.95 dB  $\approx$  20 dB. Figure 4.13 and 4.14 show the magnitude and phase response of the lossy integrator implementation using the UAM as in figure 4.12. From the figures, it is observed that, magnitude @10 Hz is 20 dB and phase  $\approx 180^{\circ}$ .



Figure 4.13: Magnitude response of the lossy integrator



Figure 4.14: Phase response of the lossy integrator

# 4.7 Current conveyor (CCII) realization using UAM



Figure 4.15: CCII implementation using UAM

Figure 4.15 shows the current conveyor (CCII) realization using the UAM. The UAM is operating in VCVS mode (S = 0) and connected in negative feedback configuration [35]. As the UAM already has the output current buffer stage which can provide two differential output currents opposite in phase, above implementation of the UAM can provide both CCII+ and CCII- at the same time.



Figure 4.16: CCII simulation set-up

Figure 4.16 shows the set-up for CCII implementation using the UAM. An AC current signal,  $I_{in} = 1$  A is applied at X terminal. The output directly shows the current gain of the CCII. Figure 4.17 shows the simulated output of the CCII where gain of CCII is 22.5 dB. In this case, gain is decreased in comparison with CCCS. This is because the UAM is configured as OP-AMP with feedback from VCVS output to DA input. Hence, buffer voltage is lowered due to decreased level of resistance which produces lower current at the current buffer output stage with compare to CCCS configuration.



Figure 4.17: Simulated output of the CCII

#### 4.8 Voltage-mode filter (VMF) implementation using three UAM

The proposed Universal Amplifier Module (UAM) was used to implement voltage mode Ackerberg and Mossberg (A & M)  $2^{nd}$  order band pass filter [APPENDIX – A]. The band pass transfer function of the A & M filter can be written as [37]:

$$\frac{V_{o1}}{V_i} = -\frac{s/RC_1}{s^2 + s\frac{1}{R_1C_1} + \frac{r_1}{C_1C_2R_2rr_2}}$$
(4.7)

Comparing equation (4.7) with the standard second order band pass filter transfer function [68]:

$$H(s) = \frac{N(s)}{D(s)} = H_0 \frac{s^2 + (\frac{\omega_z}{Q_z})s + \omega_z^2}{s^2 + (\frac{\omega_p}{Q_p})s + \omega_p^2}$$
(4.8)

we can find:

$$\frac{\omega_p}{Q_p} = \frac{1}{R_1 C_1}$$

Hence, C<sub>1</sub> can be calculated as:

$$C_1 = \frac{Q_p}{\omega_p R_1} = \frac{Q_p}{2\pi f_p R_1}$$

$$\tag{4.9}$$

and, 
$$\omega_{p}^{2} = \frac{r_{1}}{C_{1}C_{2}rr_{2}R_{2}}$$

Hence, C<sub>2</sub> can be calculated as:

$$C_{2} = \frac{r_{1}}{\omega^{2}{}_{p}C_{1}rr_{2}R_{2}} = \frac{r_{1}}{(2\pi f_{p})^{2}C_{1}rr_{2}R_{2}}$$
(4.10)

Figure 4.18 shows the voltage-mode band pass filter implementation using the UAM.



Figure 4.18: Voltage-mode BPF implementation using UAM

Choosing  $f_p = 10$  KHz,  $Q_p = 2.5$ ,  $r = r_1 = r_2 = R_1 = R_2 = 1$  K $\Omega$ .

From equation (4.9) & (4.10),  $C_1 = 39.7887$  nF and  $C_2 = 6.3662$  nF.

Figure 4.19 shows the frequency response of the VMF implementation for  $f_p = 10$  KHz. From the figure it is observed that, center frequency,  $f_p = 10$  KHz which is exactly the same as the designed value of  $f_p$ .

Also, 
$$Q_p = \frac{f_p}{\Delta f} = \frac{10K}{12.17K - 8.208K} = \frac{10K}{3.962K} = 2.5$$
, which is exactly same as the chosen value of  $Q_p$ .



Figure 4.19: Frequency response of the VMF for  $f_p = 10 \text{ KHz}$ 

Figure 4.20 shows the frequency response of the VMF for  $f_p = 1$  MHz.

Choosing,  $Q_p = 2.5$ ,  $r = r_1 = r_2 = R_1 = R_2 = 1 \text{ K}\Omega$ .

From equation (4.9) & (4.10),  $C_1 = 0.397887$  nF and  $C_2 = 63.662$  pF.

From figure 4.20 it is observed that, center frequency,  $f_p = 1$  MHz which is exactly same as the designed value of  $f_p$ .

Also, 
$$Q_p = \frac{f_p}{\Delta f} = \frac{1M}{1.21M - 0.8246M} = \frac{1M}{0.3854M} = 2.59$$
, which is almost same as the designed

value of Q<sub>p</sub>.



Figure 4.20: Frequency response of the VMF for  $f_p = 1$  MHz

#### 4.9 Transconductance filter (TCF) implementation using three UAM

Figure 4.21 shows the implementation of transconductance-mode band pass filter which is obtained from the voltage mode A & M  $2^{nd}$  order band pass filter of section 4.8. In this case, the voltage signal is applied at the voltage input terminal and the output current signal is measured from the output current buffer stage. Hence the filter may provide transconductance transfer function as:

$$\frac{I_o}{V_i} = -\frac{s/RC_1}{s^2 + s\frac{1}{R_1C_1} + \frac{r_1}{C_1C_2R_2rr_2}}$$
(4.11)

Comparing equation (4.11) with standard  $2^{nd}$  order BPF transfer function of equation (4.8), it is shown that equations (4.9) & (4.10) are valid to calculate the values of C<sub>1</sub> & C<sub>2</sub>.



Figure 4.21: Transconductance filter implementation using the UAM



Figure 4.22: Frequency response of the TCF for  $f_p = 10 \text{ KHz}$ 

Figure 4.22 shows the frequency response of the TCF for  $f_p = 10$  KHz.

Choosing,  $Q_p = 2.5$ ,  $r = r_1 = r_2 = R_1 = R_2 = 1 \text{ K}\Omega$ .

From equation (4.9) & (4.10),  $C_1 = 39.7887$  nF and  $C_2 = 6.3662$  nF.

From figure 4.22, it is observed that, center frequency,  $f_p = 10$  KHz which is exactly same as the designed value of  $f_p$ .

Also,  $Qp = \frac{f_p}{\Delta f} = \frac{10K}{13.2K - 8.629K} = \frac{10K}{4.571K} = 2.2$ , which is nearly equal to the chosen value

of Q<sub>p</sub>.



Figure 4.23: Frequency response of the TCF for  $f_p = 10$  MHz

Figure 4.23 shows the frequency response of the TCF for  $f_p = 10$  MHz.

Choosing,  $Q_p = 2.5$ ,  $r = r_1 = r_2 = R_1 = R_2 = 1 \text{ K}\Omega$ .

Using equation (4.9) & (4.10),  $C_1 = 39.7887 \text{ pF}$  and  $C_2 = 6.3662 \text{ pF}$ .

From figure 4.23, it is observed that, center frequency,  $f_p = 10$  MHz which is exactly same as the designed value of  $f_p$ .

Again 
$$Q_p = \frac{f_p}{\Delta f} = \frac{10M}{11.51M - 8.429M} = \frac{10M}{3.081M} = 3.2$$
, which is slightly larger than the designed

value of  $Q_p$ . The reason is an enhancement of  $Q_p$  of the filter when the intended center frequency becomes comparable to the unity gain band-width of the active device (the UAM here) [68].

#### 4.10 Current-mode filter (CMF) implementation using three UAM

Figure 4.24 shows the current-mode A & M filter (CMF) implementation using the UAM. The CMF is obtained directly from the VMF by just reversing the input-output ports of the each VCVS elements in the VMF shown before. This involves application of the principle of transposition [37].



Figure 4.24: Current-mode BPF implementation using UAM

Current transfer function of the CMF as in figure 4.24 can be written as [APPENDIX – A]:

$$\frac{I_o}{I_{i1}} = -\frac{\frac{1}{RC_1}s}{s^2 + \frac{1}{R_1C_1}s + \frac{r_1}{C_1C_2rr_2R_2}}$$
(4.12)

Current mode transfer function of equation (4.12) can be compared with the standard  $2^{nd}$  order filter transfer function of equation (4.8). C<sub>1</sub> and C<sub>2</sub> in this case can also be calculated from equations (4.9) & (4.10). Figure 4.25 shows the frequency response of the CMF for  $f_p = 10$  KHz.



Figure 4.25: Frequency response of the CMF for  $f_p = 10$  KHz

Choosing  $f_p = 10$  KHz,  $Q_p = 2.5$ ,  $r = r_1 = r_2 = R_1 = R_2 = 1$  K $\Omega$ .

From equation (4.9) & (4.10),  $C_1 = 39.7887$  nF and  $C_2 = 6.3662$  nF.

From figure 4.25, it is observed that, center frequency,  $f_p = 10$  KHz which matches with the designed value of 10 KHz.

Also, 
$$Q_p = \frac{f_p}{\Delta f} = \frac{10K}{13.17K - 8.647K} = \frac{10K}{4.523K} = 2.2$$
, which is nearly equal to the designed

value of Q<sub>p</sub>.

Figure 4.26 shows the frequency response of the CMF for  $f_p = 10$  MHz.



Figure 4.26: Frequency response of the CMF for  $f_p = 10 \text{ MHz}$ 

Choosing,  $Q_p = 2.5$ ,  $r = r_1 = r_2 = R_1 = R_2 = 1 \text{ K}\Omega$ .

From equation (4.9) & (4.10),  $C_1 = 39.7887$  pF and  $C_2 = 6.3662$  pF.

From figure 4.26, it is observed that, center frequency,  $f_p = 12.33$  MHz, which is nearly equal to the designed value of  $f_p$ .

Also, 
$$Q_p = \frac{f_p}{\Delta f} = \frac{12.33M}{22.66M - 8.456M} = \frac{12.33M}{14.204M} = 0.9$$
. The not so ideal response characteristics

could be ascribed to the non-ideal performance characteristic of the UAM as a CCCS as opposed to VCVS. This requires further investigation.

# 4.11 Transresistance filter (TRF) implementation using three UAM

Figure 4.27 shows the transresistance mode band pass filter implementation using the UAM. The same voltage mode to current mode transformation is used of the VCVS device to apply current signal at the input terminal. Final output voltage is taken from the voltage buffer stage.



Figure 4.27: Current-mode BPF implementation using UAM

For the transresistance filter (TRF), the transfer function can be written as:

$$\frac{V_o}{I_{i1}} = -\frac{\frac{1}{RC_1}s}{s^2 + \frac{1}{R_1C_1}s + \frac{r_1}{C_1C_2rr_2R_2}}$$
(4.13)

Comparing equation (4.13) with the standard  $2^{nd}$  order band pass transfer function:

$$H(s) = \frac{N(s)}{D(s)} = H_0 \frac{s^2 + (\frac{\omega_z}{Q_z})s + \omega^2_z}{s^2 + (\frac{\omega_p}{Q_p})s + \omega^2_p}$$
(4.14)

It can be written that,

$$\frac{\omega_p}{Q_p} = \frac{1}{R_1 C_1}$$

Hence,  $C_1$  can be calculated from the following equation as:

$$C_{1} = \frac{Q_{p}}{\omega_{p}R_{1}} = \frac{Q_{p}}{2\pi f_{p}R_{1}}$$
(4.15)

and, 
$$\omega_{p}^{2} = \frac{r_{1}}{C_{1}C_{2}rr_{2}R_{2}}$$

Hence, C<sub>2</sub> can be calculated from the following equation as:

$$C_{2} = \frac{r_{1}}{\omega^{2} {}_{p}C_{1}rr_{2}R_{2}} = \frac{r_{1}}{(2\pi f_{p})^{2} {}_{p}C_{1}rr_{2}R_{2}}$$
(4.16)

Figure 4.28 shows the frequency response of the TRF for fp = 1 KHz.



Figure 4.28: Frequency response of the TRF for  $f_p = 1$  KHz

Choosing,  $Q_p = 2.5$ ,  $r = r_1 = r_2 = R_1 = R_2 = 1 \text{ K}\Omega$ .

From equation (4.15) & (4.16), C1 = 397.887 nF and C2 = 63.662 nF.

From figure 4.28, it is observed that, center frequency,  $f_p = 1$  KHz which matches with the designed value of 1 KHz.

Also, 
$$Q_p = \frac{f_p}{\Delta f} = \frac{1K}{1.21K - 0.8262K} = \frac{1K}{0.3838K} = 2.6$$
, which is almost same as the designed

value of Q<sub>p</sub>.

Figure 4.29 shows the frequency response of the CMF for  $f_p = 100$  KHz.

- dB20(v("/net044" ?result "frequencySweep"))



Figure 4.29: Frequency response of the TRF for  $f_p = 100 \text{ KHz}$ 

Choosing,  $Q_p = 2.5$ ,  $r = r_1 = r_2 = R_1 = R_2 = 1 \text{ K}\Omega$ .

From equation (4.15) & (4.16), C1 = 3.97887 nF and C2 = 0.63662 nF.

From figure 4.29, it is observed that, center frequency,  $f_p = 100$  KHz which is equal to the designed value of  $f_p$ .

Also,  $Q_p = \frac{f_p}{\Delta f} = \frac{100K}{122.2K - 83.2K} = \frac{100K}{39K} = 2.5$ , which is exactly same as the designed value of  $Q_p$ .
#### 4.12 Use of UAM as electronic sensors and actuators

A sensor tells something about its environment. An electronic sensor provides the information about its environment generating an electrical signal. The measured electrical signal generated by the electronic sensor should change according to the change of the things it is measuring. For example, a thermostat controls the heat. It measures the temperature of the environment and converts this to an electrical signal. This signal is then sent down to wires and back to the heater itself. When the signal indicates that it is too cold, then the heater becomes on.

There are lots of electronic sensors in real life which are used to measure heat, light, humidity, sound level, weight etc. Each of these quantities requires different types of sensors. In each case, physical changes are sensed and converted to electrical signals that are sent down to wires or sent over a radio channel etc. Some common types of sensors that are used in practical life can be listed as:

- 1. Microphones
- 2. Infrared detectors used in motion sensors
- 3. Video cameras
- 4. Hall Effect probes (magnetic field)
- Remote control devices (such as, TV remote, iTunes remote, BOXEE remote, DVD remote, VLC remote etc.)
- 6. Photocells etc.

Amplifiers are the essential parts of the sensors which sense the change of voltage/current at their inputs and convert to an amplified level of signals. In the following sections, some possible

examples are included of the proposed Universal Amplifier Module (UAM) for interfacing with electronic sensors and actuators.

#### 4.12.1 UAM for Micro Mechanical Sensors and Actuator Circuitry

In recent year, it has been discovered that, Resonant Micro Electro-Mechanical (MEMS) sensors and actuators can serve as better alternatives to existing macro scale counterparts [39]. These MEMS sensors and actuators are capable of delivering a small form factor, integrated solution. Capacitive-coupled MEMS-based oscillators provide satisfactory phase noise performance that meets GSM requirements [40] – [41]. Moreover, Capacitive-coupled MEMS-based oscillators have become potential candidates to replace bulky discrete crystal oscillators used in RF and microprocessor applications.



Figure 4.30: Capacitive-coupled MEMS oscillator using the proposed UAM

Fig. 4.30 shows the block diagram of the general topology of a micro mechanical resonator oscillator circuit [42]. A fully differential operational transresistance amplifier (OTRA)

constitutes the core circuit block in the control circuit associated with resonant MEMS sensors and actuators [41], [43]. The Universal Amplifier Module (UAM) reported in this thesis can be used as the core block of the MEMS oscillator shown in figure 4.30. An OTRA interface is preferred because of the large impedance of the MEMS resonator. The OTRA exhibits low input and output impedances (shown in figure 1.3 of chapter 1) which reduces the loading on the MEMS resonators. Hence the resonators have high Q which is necessary for reducing the oscillator phase noise. The UAM reported in this thesis can be very easily configured as an OTRA (section 2.9.2, chapter 2).

It is a great challenge to design appropriate operational amplifiers that combine high DC gain, high unity-gain bandwidth and wide dynamic range [44]. For the OTRA (realized from the UAM), the open loop DC gain of 165.07 dB, unity-gain bandwidth of 1.3 GHz, input resistance of 200  $\Omega$  and output resistance of 1.1 K $\Omega$  (shown in table 3.2 in section3.6, chapter 3) make the UAM operating as OTRA (CCVS) as a better candidate for the core circuit block for the MEMS oscillator shown in figure 4.30.

In the advanced process technology, the core amplifier needs to deliver required high gain and bandwidth to implement a MEMS oscillator even though the supply voltage and intrinsic gain of the transistors decreases with scaling. It is important that, the amplifier has to maintain high gain in presence of process variations and under all process corners which is a challenge that is really difficult to meet using topologies that are satisfactory on older process technologies. In this sense, though the UAM was designed in 0.18  $\mu$ m CMOS (CMOSP18/TSMC) technology and the supply voltages scaled down to ±1.3 V, the proposed UAM can provide the gain, bandwidth and

other design parameter values (shown in table 3.2 of chapter 3) good enough to provide a successful core circuit of the MEMS sensors and actuator.

#### 4.12.2 Pressure Transducer to ADC Application using UAM

An important application of an OP-AMP is to convert and condition signals from transducers into signals that are used by some other devices such as analog-to-digital converters (ADCs). Conversion & conditioning of signals are necessary for synchronizing between transducers and the ADC. Because usually the transducer and ADC ranges and offsets are not same. OP-AMP is also useful in signal filtering for compatibility with ADC circuits [45].

The sensor considered here is a pressure transducer SX01 produced by SenSym [45]. It is a solid-state pressure sensor with available full-scale ranges of 1 - 150 psi (7 kPa - 1 MPa). Three pressure measurement types are available: gauge, differential, and absolute. The device evaluated here has a full-scale pressure of 7 kPa. Its cost is low relative to other devices in this range. To operate a bridge transducer, it must be excited by a voltage source. As the accuracy of the measurement signal is affected by the stability of the excitation voltage, a regulated voltage source is necessary. A regulated 5-V supply is considered in this case.

For the design of SX01 pressure transducer, TLV2544 ADC has been used which has an analog input range of 0 - 5 V. The ADC's 0 - 5 V analog-input range and the fact that the power available was a single 5-V supply require a rail-to-rail output device. The OP-AMP must also be able to handle the full input range of the transducer. For these reasons, the TLV2474 was chosen as the OP-AMP [46]. In comparison with the TLV2474 device, the proposed UAM of this report

can be a good alternative in this case. The performance parameters on which the UAM stands up are gain, bandwidth, supply voltage range, input offset voltage, slew rate, CMRR etc.



Figure 4.31: OP-AMP circuit for the pressure transducer to ADC application

Figure 4.31 shows the circuit configuration that can be used for pressure transducer to ADC application. The UAM provides interface, converts and conditions signals from transducers into signals that are used by the ADC. A short comparison between the used OP-AMP TLV2474 in the transducer and the proposed UAM of this report is given in table 4.1 below:

| Parameters                 | TLV2474  | UAM (of this report) |
|----------------------------|----------|----------------------|
| Total supply voltage (Min) | 2.7 V    | -1.3                 |
| Total supply voltage (Max) | 6 V      | +1.3                 |
| Gain bandwidth             | 2.8 MHz  | 26.83 GHz            |
| Open loop gain             | 90 dB    | 117.8 dB             |
| Slew rate                  | 1.4 V/µs | 2.42 V/µs            |
| Input offset voltage       | 250 μV   | -97.33 pV            |
| CMRR                       | 61 dB    | 200.79 dB            |

Table 4.1: Performance parameters comparison between TLV2474 [46] and the UAM

### 4.13 Summary

In this chapter, some basic signal processing cases with the UAM have been presented. Some traditional amplifier circuits, such as, inverting amplifier, non-inverting amplifier, ideal integrator, lossy integrator etc. have been implemented using the UAM. Moreover, several voltage mode 2<sup>nd</sup> order band pass filters and current mode filters using the principles of transposed network are illustrated with the UAM as the active device. The next chapter concludes the achievements of this thesis and gives some recommendations for future works related to the Universal Amplifier Module (UAM).

# **CHAPTER 5**

# **CONCLUSION AND FUTURE WORKS**

#### **5.1 Conclusion**

In this thesis, a promising Universal Amplifier Module (UAM) has been designed. The UAM offers voltage and current mode operations as voltage amplifier, transconductance amplifier, transresistance amplifier, current amplifier operation etc. depending upon the voltage or current signal applied at the input. The UAM can be used in many applications such as, voltage mode filters, current mode filters, second order universal filter etc. The Universal Amplifier Module (UAM) has been designed both in schematic and layout level using 0.18 µm CMOS (CMOSP18/TSMC) technology. The UAM can function in fully differential (i.e., differential input-differential output) mode. A pair of gate-drain connected MOSFET devices, each connected to one of the differential voltage input terminals via a MOSFET switch, facilitates application of current signals at the input of the system. The switch can be digitally controlled (i.e., ON/OFF operation) to enable the UAM to operate either in the voltage or in the current-mode scenario. The UAM has low impedance voltage buffer and high impedance current buffer

output stages. For VCVS and CCVS modes of operations, the output can be taken off from the voltage buffer output stage, while for CCCS and VCCS modes of operations, the output must be taken off from the current buffer output stage.

The UAM was used to implement some traditional systems, such as, inverting amplifier, noninverting amplifier, ideal integrator, lossy integrator and so on. To demonstrate the system level implementation capabilities, the UAM has been used to build 2<sup>nd</sup> order band pass filter (BPF) circuits. Utilizing the principle of transposition, it has been possible to realize both voltage-mode and current-mode filtering functions using the same set of UAM devices.

Conventional amplifiers such as, OP-AMP, OTA, OTRA, CCII etc. separately can provide either voltage or current mode operations. Hence in the sense of universal concept, the proposed UAM could become versatile analog building block that could afford to implementation of multi-mode analog signal processing functions with low power consumption and less substrate area in an integrated circuit environment.

#### **5.2 Recommendations for Future Works**

#### **5.2.1 Optimization of the layout**

The layout of the UAM was developed segmentally, i.e., by the sub-system of the UAM. While the individual layout modules produced satisfactory results after post layout simulations, the overall layout obtained by connecting together the segmental modules did not provide desired results. It is felt that the parasitic components associated with the layout segments and the interconnection layers could have caused the problem. No optimization procedure was pursued in creating the segmental layout modules. It is necessary to follow careful layout practice to minimize the effects of the parasitic components so that the overall layout produces successful results.

#### 5.2.2 Chip fabrication and test

In addition to the work presented in this thesis, it is also desirable to complete the whole design process by implementing the proposed design as an integrated circuit (IC). Due to shortage of some essential resources, the array of pads around the core layout was not placed. Hence the layout was not ready to be processed for fabrication. Further work can be undertaken to complete the layout of the UAM with padding and process the work for fabrication as an IC chip via the resources available through the Canadian Microelectronics Corporation (CMC), Canada. This could be followed up by proper test and evaluation.

#### 5.2.3 UAM in other technologies

A family of UAM could be implemented in different technologies such as BiCMOS, BJT, HBT etc., and their potential applications explored for signal processing cases with varied performance requirements.

## REFERENCES

[1] Jacob Millman, and Cristos C. Halkias, "Integrated Electronics: Analog and Digital Circuits and Systems", 11th Reprint 1997, Tata-McGraw-Hill.

[2] P.E. Allen, and D.R. Holberg, "CMOS Analog Circuit Design", Holt, Rinehar and Winston, 1987. ISBN 0-03-006587-9

[3] P.R. Gray, and R.G. Meyer, "Analysis and Design of Analog Integrated Circuits", 3<sup>rd</sup> ed., John Wiley and Sons, 1993. ISBN 0-471-57495-3.

[4] P.R. Gray, and R.G. Meyer, "MOS Operational Amplifier Design – A Tutorial Overview", *IEEE Journal of Solid State Circuits*, Vol. SC-17, pp. 969-982, December 1982.

[5] R. Jacob Baker, Harry W. Li, and David E. Boyce, "CMOS Circuit Design, Layout and simulation", December 2000, ISBN 81-203-1682-7.

[6] Wikipedia: http://en.wikipedia.org/wiki/Operational\_transconductance\_amplifier.

[7] K. Manetakis, and C. Toumazou, "A New High-Frequency Very Low Voltage Output-Impedance CMOS Buffer", *IEEE International Symposium on Circuits and Systems*, Vol. 1, pp. 12-15, May 1996.

[8] Z. Czarnul, "Modification of the Banu-Tsividis continuous-Time Integrator Structure", *IEEE Transaction on Circuits and Systems*, Vol. 33, pp. 714-716, July 1986.

[9] P. Andreani, and S. Mattisson, "A 100 MHz CMOS gm-C Bandpass Filter", In proceedings of *ESSCIRC*'99, pp. 374-377, September 1999.

[10] T. I. Application Report, "Demystifying the Operational Transconductance Amplifier", SBOA117, May 2009.

[11] H.A. Wittlinger, "Applications of the CA3080 and CA3080A High Performance Operational Transconductance Amplifiers", RCA Application Note ICAN-6668.

103

[12] C. F. Wheatley, and H. A. Wittlinger, "OTA Obsoletes OP. AMP", P. Nat. Econ. Conf. pp. 152-157, Dec. 1969.

[13] RCA Electronic Components, Linear Integrated Circuits, Model CA3060: Data File 404, Mar. 1970.

[14] National Semiconductor, Linear ApplicationsHandbook, 1980.

[15] RCA Solid-State Division, Data Book, Linear Integrated Circuits, File No. 475, Mar. 1975.

[16] C. Toumazou, F. J. Lidgey, and D. Haigh, "Analog IC Design: The Current-Mode Approach", Exeter, U.K.: Peter Peregrinus, 1990.

[17] K. N. Salama, and A. M. Soliman, "CMOS operational transresistance amplifier for analog signal processing applications," *Microelectron. J.*, vol. 30, pp. 235–245, 1999.

[18] "Novel oscillators using operational transresistance amplifier," *Microelectron. J.*, vol. 31, pp. 39–47, 2000.

[19] J. Chen, H. Tsao, S. Liu, and W. Chui, "Parasitic capacitance insensitive current-mode filters using operational transresistance amplifier," *Proc.IEE Circuit Devices Syst.*, vol. 142, no. 3, pp. 186–192, 1995.

[20] J. Chen, H. Tsao, and C. Chen, "Operational transresistance amplifier using CMOS technology," *Electron. Lett.*, vol. 28, no. 22, pp. 2087–2088, 1992.

[21] A.K Kafrawy, and A.M Soliman, "New CMOS operational transresistance amplifier", *International conference on Microelectronics*, 2008, pages: 31-34.

[22] P. Eloranta, and C. Toumazou, "Current Conveyor: History, Theory, Applications and Implementations", http://cas.ee.ic.ac.uk/people/dario/files/E416/cc handout07.pdf.

[23] B. Bhattacharyya, and M. Swamy, "Network transposition and its application in synthesis", *IEEE Transactions on Circuit Theory*, vol. 18, issue 3, 1971, pages: 394-397.

[24] Analog Devices, "3.2 Gbps, 3.3 V, Low Noise, Transimpedance Amplifier", http://www.chipfind.net/datasheet/ad/adn2880.htm.

[25] Microelectronics group, Lucent Technologies, Bell Lab Innovations, "LG1628AXA SONET/SDH 2.488 Gbits/s Transimpedance Amplifier", Preliminary Data Sheet, January 1998, http://www.chipfind.net/datasheet/agere/lg1628bxa.htm

[26] Maxim, "1Gbps to 4.25Gbps Multirate Transimpedance Amplifier with Photocurrent Monitor", 19-3467; Rev 0; 10/04, http://www.chipfind.net/datasheet/maxim/max3793[1].htm

[27] Burr-Brown Products, Texas Instruments, "Precision, High-Speed Transimpedance
 Amplifier", SBOS291 – November 2003, http://www.chipfind.net/datasheet/ti/opa380[1].htm
 [28] Fairchild Semiconductor Products,

http://www.fairchildsemi.com/sitesearch/fsc.jsp?text=operational+amplifier&as=1&render=1&w =&command=text&attr1=&attr2=&t=0&i=sitemap+id&ia=1&input.x=0&input.y=0

[29] Philips Semiconductors, "Low power quad operational amplifier", Supersedes data of 1994

Aug 31, File under Integrated Circuits, IC11 Handbook,

http://www.chipfind.net/datasheet/philips/au2902.htm

[30] A. Sedra, and K. Smith, "A second-generation current-conveyor and its applications", *IEEE Trans.*, vol. CT-17, pp 132-134, 1970.

[31] A. S. Sedra, and G.W. Roberts, "The current conveyor: history, progress and new results", *IEE Proc. of ISCAS1990*, Vol. 137, pp 78-87.

[32] R. Raut, "Wideband CMOS Transconductor for Analog VLSI Systems," *IEEE Transactions on Circuits and Systems II*, Analog and Digital Signal Processing, vol. 43, No. 11, pp. 775–776, November 1996. [33] J. Zhou, and J. Liu, "On the Measurement of Common-Mode Rejection Ratio", *IEEE Transactions on Circuits and Systems-II*, vol. 52, no. 1, January 2005.

[34] Wikipedia, "Operational Amplifier Applications",

http://en.wikipedia.org/wiki/Operational\_amplifier\_applications.

[35] A. S. Sedra, and G. W. Roberts, "Current conveyor theory and practice", chapter 3.

[36] A. Fabre, H. Amrani, and O. Saaid, "Current-Mode Band-Pass Filters with Q-Magnification", *IEEE Transactions on Circuits and Systems-II*, Analog and Digital Signal Processing, vol. 43, no. 12, December 1996.

[37] R. Raut, M. N. S. Swamy, and Nong Tian, "Current-Mode Filters Using Voltage Amplifiers", *Circuits Systems Signal Processing*, vol. 26, no. 5, 2007, pp. 773-792.

[38] D.A. Johns and K. Martin, "Analog Integrated Circuit Design", New York: Wiley, 1997.

[39] C. Nguyen, "MEMS Technology for Timing and Frequency Control," IEEE Trans.

Ultrasonics, Ferroelectrics and Frequency Control Circuits, vol. 54, no. 2, Feb. 2007, p. 251-270.

[40] Y-W. Lin, S. Lee, Y. Xie, Z. Ren, and C. Nguyen, "Series-Resonant VHF Micromechanical Resonator Reference Oscillators," *IEEE JSCC*, vol. 39, no. 12, Dec. 2004, p. 2477-2491.

[41] F. Nabki and M. El-Gamal, "A High Gain-Bandwidth Product Transimpedance Amplifier for MEMS-Based Oscillators," Proceedings of the *IEEE Int. Con. Solid-State Sensors*, Actuators and Microsystems, Hilton Head Island, Jun. 1-5, 2008, p. 454-457.

[42] M. Abdelmoneum, D.E. Duarte, and G. Taylor, "A Wide Dynamic Range Self-Biased Fully Differential Operational Amplifier for Micro Mechanical Sensors and Actuators Circuitry", *IEEE SENSORS Conference*, 2010, Page(s): 1437 – 1440.

[43] B. Amini, and F. Ayazi, "A 2.5-V 14-bit ΣΔ CMOS SOI Capacitive Accelerometer," *IEEE JSCC*, vol. 39, no. 12, Dec. 2004, p. 2467-2476.

[44] B. Razavi, "CMOS Technology Characterization for Analog and RF Design," *IEEE JSCC*, vol. 34, no. 3, Ma. 1999, p. 26-276.

[45] J. Bishop, "Pressure Transducer to ADC Application", Texas Instruments Application Report, SLOA056 – October 2000. http://focus.ti.com/lit/an/sloa056/sloa056.pdf

[46] Data sheet for TLV2474. http://focus.ti.com/docs/prod/folders/print/tlv2474.html.

[47] J. M. Carrillo, et al., "Constant-g(m) constant-slew-rate high-bandwidth low-voltage rail-torail CMOS input stage for VLSI cell libraries," *IEEE Journal of Solid-State Circuits*, vol. 38, pp. 1364-1372, 2003.

[48] M. Wang, et al., "Constant-g(m) rail-to-rail CMOS OP-AMP input stage with overlapped transition regions," *IEEE Journal of Solid-State Circuits*, vol. 34, pp. 148-156, 1999.

[49] K. J. de Langen, and J. H. Huijsing, "Compact low-voltage power-efficient operational amplifier cells for VLSI," *IEEE Journal of Solid-State Circuits*, vol. 33, pp. 1482-1496, 1998.

[50] H. Elwan, W. Gao, R. Sadkowski, and M. Ismail, 'CMOS low-voltage class-AB operational transconductance amplifier', *Electron. Lett.*, 2000, 36, (17), pp. 1439–1440.

[51] M. Abdulai, and P. Kinget, "A 0.5 V Fully Differential Gate-input Operational Transconductance Amplifier with Intrinsic Common-Mode Rejection", *IEEE International Symposium on Circuits and Systems*, 2006.

[52] S. Wongnamkum, and A. Thanachayanont, "New class-AB operational transconductance amplifier for high-speed switched-capacitor circuits", *IEEE International Symposium on Communications and Information Technology*, 2004, vol. 1, Page(s): 531 – 535.

[53] M. Yavari, and O. Shoaei, "Very Low-Voltage, Low-Power and Fast settling OTA for Switched-Capacitor Applications" in ICM 2002. *IEEE Int. Symp. Microelectronic*, pp. 10-13, Dec 2002.

[54] H. Mostafa, and A.M. Soliman, "A modified CMOS realization of the operational transresistance amplifier" *Frequenz*, vol. 60, pp 70-76, 2006.

[55] A.K. Kafrawy, and A.M. Soliman, "New CMOS Operational Transresistance Amplifier", *International Conference on Microelectronics*, 2008, Page(s): 31 – 34.

[56] A. Ravindran, A. Savla, I. Younus, and M. Ismail, "A 0.8V CMOS filter based on a novel low voltage operational transresistance amplifier", *The 45th Midwest Symposium on Circuits and Systems*, 2002, vol. 3, Page(s): III-368 - III-371.

[57] E. Arslan, and A. Morgul, "Wideband Self-Biased CMOS CCII", Research in Microelectronics and Electronics, Ph.D., 2008, Page(s): 217 – 220.

[58] I.A. Awad, and A.M. Soliman, "New CMOS Realization of the CCII-", *IEEE Transactions* on *Circuits and Systems II*: Analog and Digital Signal Processing, vol. 46, issue: 4, 1999, page(s): 460 – 463.

[59] J. Kaur, N. Prakash, and S.S. Rajput, "Low Voltage High Performance Self Cascode CCII", *IEEE International Multitopic Conference*, 2008, Page(s): 7 – 11.

[60] D. Akerberg and K. Mossberg, "A Versatile Active RC Building Block with Inherent Compensation for the Finite Bandwidth of the Amplifier", *IEEE Trans on CAS-21*, pp.75-78, 1974.

[61] D. Majumdar, "Design of low voltage operational transconductance amplifiers for analog applications", University of Calgary (Canada), 2002, MQ72218.

http://search.proquest.com/pqdtft/docview/304803210/previewPDF/13105A8A073E0E75D6/1?a ccountid=10246.

[62] Wikipedia, "Operational transconductance amplifier",

http://en.wikipedia.org/wiki/Operational\_transconductance\_amplifier.

[63] LM13700 Datasheet, http://cache.national.com/ds/LM/LM13700.pdf.

[64] Adel S. Sedra; Kenneth C. Smith; "Microelectronic Circuits", Oxford University Press, 2004, 5<sup>th</sup> edition.

[65] HSPICE Command Reference, Synopsys, Version X-2005.09, September 2005, http://www.ece.rochester.edu/courses/ECE222/hspice/hspice\_cmdref.pdf.

[66] Li, Rong Ding, "A very wideband operational transconductance amplifier and capacitor (OTA-C) filter in CMOS VLSI technology", Concordia University (Canada), 2003, MQ83870, http://search.proquest.com/pqdtft/docview/305296570/1311785E1381379ADE7/8?accountid=10 246.

[67] "Power Supply Rejection Ratio", Lecture 180, page 180-15,

http://users.ece.gatech.edu/pallen/Academic/ECE\_6412/Spring\_2003/L180-PSRR-2UP.pdf.

[68] R. Raut, and M.N.S. Swamy, "Modern Analog Filter Analysis and Design: A Practical Approach", 2010, WILEY-VCH Verlag GmbH & Co. KGaA, Weinheim, ISBN: 978-3-527-40766-8.

## **APPENDIX – A**

#### A.1 Ackerberg and Mossberg (A & M) biquadratic filters

The A & M filter which can produce both low-pass and band-pass filter responses depending upon the choice of the output signal node is shown in Figure A.1.1. The two voltage transfer functions of the A & M filter are [37]:

$$\frac{V_{o1}}{V_i} = -\frac{s / RC_1}{s^2 + s \frac{1}{R_1 C_1} + \frac{r_1}{C_1 C_2 R_2 r r_2}}$$

and

$$\frac{V_{o2}}{V_i} = -\frac{\frac{r_i}{C_1 C_2 R r_2}}{s^2 + s \frac{1}{R_1 C_1} + \frac{r_i}{C_1 C_2 R_2 r_2}}$$

Figure A.1.2 shows the corresponding CM network  $N_{C}$  obtained directly from the VM filter by reversing the input/out ports of each of the VCVS elements in Figure A.1.1. It can easily be shown that the two current transfer functions are given by:

$$\frac{I_o}{I_{i2}} = -\frac{\frac{r_i}{C_1 C_2 R r r_2}}{s^2 + \frac{1}{R_1 C_1} s + \frac{r_i}{C_1 C_2 r r_2 R_2}} \quad \text{with } I_{i1} = 0$$

and

$$\frac{I_o}{I_{i1}} = -\frac{\frac{1}{RC_1}s}{s^2 + \frac{1}{R_1C_1}s + \frac{r_1}{C_1C_2r_2R_2}} \qquad \text{with } I_{i2} = 0$$

which are, respectively, the same as the VTFs  $(V_{o1}/V_i)$  and  $(V_{o2}/V_i)$  of the VM filter of Figure A.1.1. Thus, we can obtain a CM filter from a VM filter that employs three-terminal ideal VCVSs by simply reversing the input/output terminals of each of the VCVSs in the latter.



Figure A.1.1: Voltage-mode A & M biquadratic filter

Similarly, we can conclude that if the VM filter consists of only three-terminal CCCS elements, then we can obtain the corresponding CM filter by simply reversing the input/output terminals of the CCCSs in the former.



Figure A.1.2: Current-mode A & M biquadratic filter

# **APPENDIX – B**

### B.1 The Voltage-Mode A & M Filter

For the VM A & M filter shown in Figure A.1.1, let us assume that each OA has a gain A. Then, the LP and BP voltage transfer functions are given by [37]:

$$\frac{V_{o2}}{V_i} = -\frac{1/rR}{\frac{1}{R_2r} + \left(\frac{\frac{1}{R} + \frac{1}{R_2}}{A} + \left(1 + \frac{1}{A}\right)\left(\frac{1}{R_1} + SC_1\right)\right)\left(\frac{\frac{1}{r} + SC_2}{A} + \frac{\frac{SC_2}{r_1}}{\frac{1}{r_2} + \frac{1/r_2 + 1/r_1}{A}}\right)}{\frac{1}{R_1} + \frac{1}{R_2} + \frac{1}{R_2} + \frac{1}{R_2} + \frac{1}{R_2} + \frac{1}{R_2} + \frac{1}{R_1} + \frac$$

To evaluate the performance of the VM filters, we use the one-pole model of the OA,

$$A = A(s) = \frac{A_o}{1 + \frac{s}{\omega_b}}$$

where  $\omega_{_b}$  is the pole frequency. For frequencies  $\omega >> \omega_{_{b,}}$  we may assume

$$A = A(s) \approx \frac{A_o \omega_b}{s} \approx \frac{\omega_t}{s}$$

where  $\omega_t \approx A_o \omega_b$  is the unity gain bandwidth of the OA. We further assume that

 $\omega_{o} \ll \omega_{t.,}$ 

$$R = R_2 = r = r_1 = r_2, C_1 = C_2 = C, R_1 = Q_0 R$$

and

where,  $\omega_o$  and  $Q_o$  are the pole frequency and pole-Q of the filter. With the above assumptions, we get the overall denominator DV(s) to be:

$$D_V(s) = 4\frac{s^5}{\omega_t^3} + \left[\frac{4\omega_o}{Q_o\omega_t^3} + \frac{8\omega_o}{\omega_t^3} + \frac{3}{\omega_t^2}\right]s^4 + \left[\frac{3\omega_o^3}{Q_o\omega_t^2} - \frac{\omega_o^3}{\omega_t^2}\right]s^3 + \left[1 + \frac{2\omega_o^2}{\omega_t^2} + \frac{\omega_o^2}{Q_o\omega_t^2} + \frac{3\omega_o}{\omega_t}\right]s^2 + \left[\frac{\omega_o^2}{Q_o\omega_t} + \frac{\omega_o}{Q_o}\right]s + \omega_o^2$$

Assuming that the actual operating frequency remains close to the pole frequency  $\omega_o$ , we find the solution following the principle of dominant root search [60]. For this purpose, we use the approximations  $s^3 = -\omega_o^2 s$ ,  $s^4 = \omega_o^4$ ,  $s^5 = \omega_o^4 s$  and simplify  $D_V(s)$ . This leads to:

$$\begin{split} D_{V}(s) &\approx s \frac{4\omega_{o}^{4}}{\omega_{t}^{3}} + \left[\frac{4\omega_{o}}{Q_{o}\omega_{t}^{3}} + \frac{8\omega_{o}}{\omega_{t}^{3}} + \frac{3}{\omega_{t}^{2}}\right] \omega_{o}^{4} - s \left[\frac{3\omega_{o}^{3}}{Q_{o}\omega_{t}^{2}} - \frac{\omega_{o}^{3}}{\omega_{t}^{2}}\right] \\ &+ s^{2} \left[1 + \frac{2\omega_{o}^{2}}{\omega_{t}^{2}} + \frac{\omega_{o}^{2}}{Q_{o}\omega_{t}^{2}} + \frac{3\omega_{o}}{\omega_{t}}\right] + s \left[\frac{\omega_{o}^{2}}{Q_{o}\omega_{t}} + \frac{\omega_{o}}{Q_{o}}\right] + \omega_{o}^{2} \\ &\approx s^{2} \left[1 + \frac{2\omega_{o}^{2}}{\omega_{t}^{2}} + \frac{\omega_{o}^{2}}{Q_{o}\omega_{t}^{2}} + \frac{3\omega_{o}}{\omega_{t}}\right] + s \frac{\omega_{o}}{Q_{o}} \left[1 + \frac{\omega_{o}}{\omega_{t}} + \frac{4Q_{o}\omega_{o}^{3}}{\omega_{t}^{3}} - \frac{3\omega_{o}^{2}}{\omega_{t}^{2}} + \frac{Q_{o}\omega_{o}^{2}}{\omega_{t}^{2}}\right] \\ &+ \omega_{o}^{2} \left[1 + \frac{4\omega_{o}^{3}}{Q_{o}\omega_{t}^{3}} + \frac{8\omega_{o}^{3}}{\omega_{t}^{3}} + \frac{3\omega_{o}^{2}}{\omega_{t}^{2}}\right] \\ &\approx \Delta_{v} \left[s^{2} + s \frac{\omega_{o}(1 + \gamma_{v})}{Q_{o}\Delta_{v}} + \frac{\omega_{o}^{2}(1 + \delta_{v})}{\Delta_{v}}\right] \\ &= \Delta_{v} (s^{2} + s \frac{\omega_{oa}}{Q_{oa}} + \omega_{oa}^{2}) \end{split}$$

where,

$$\begin{split} \Delta_{v} &= 1 + \frac{2\omega_{o}^{2}}{\omega_{t}^{2}} + \frac{\omega_{o}^{2}}{Q_{o}\omega_{t}^{2}} + \frac{3\omega_{o}}{\omega_{t}} \\ \gamma_{v} &= \frac{\omega_{o}}{\omega_{t}} + \frac{4Q_{o}\omega_{o}^{3}}{\omega_{t}^{3}} - \frac{3\omega_{o}^{2}}{\omega_{t}^{2}} + \frac{Q_{o}\omega_{o}^{2}}{\omega_{t}^{2}} \\ \delta_{v} &= \frac{4\omega_{o}^{3}}{Q_{o}\omega_{t}^{3}} + \frac{8\omega_{o}^{3}}{\omega_{t}^{3}} + \frac{3\omega_{o}^{2}}{\omega_{t}^{2}} \end{split}$$

The terms like  $(\frac{\omega_o}{\omega_t})^2, (\frac{\omega_o}{\omega_t})^3 \cdots$  can be ignored, and  $\frac{1}{(1+x)^n} \approx 1-nx$  for first-order accuracy, x<<1,

where  $x = \omega_0/\omega_t$ , we get the following expressions for the deviations in the pole-frequency and pole-Q of the VM filter of Figure A.1.1.

$$\sigma_{V} = \frac{\omega_{oa} - \omega_{o}}{\omega_{o}} = \left(\frac{1 + \delta_{v}}{\Delta_{v}}\right)^{\frac{1}{2}} - 1 \approx -\frac{3\omega_{o}}{2\omega_{t}}$$
$$\eta_{v} = \frac{Q_{oa} - Q_{o}}{Q_{o}} = \frac{\left[\Delta_{v}(1 + \delta_{v})\right]^{\frac{1}{2}}}{(1 + \gamma_{v})} - 1 \approx \frac{\omega_{o}}{2\omega_{t}}$$

where  $\omega_{oa}$  and  $Q_{oa}$  are the realized values.

# **APPENDIX – C**

#### C.1 The Current-Mode A & M Filter

Figure A.1.2 shows the CM A & M filter. The LP and BP current transfer functions (CTF) are obtained as [37]:

$$\frac{I_{o}}{I_{i2}} = -\frac{1/rR}{\frac{1}{R_2r} + \left(\frac{1}{Ar} + \left(1 + \frac{1}{A}\right)\left(\frac{1}{R_1} + SC_1\right)\right)\left(\frac{\frac{1}{R_2} + \frac{1}{r_1}}{A} + \frac{\frac{SC_2}{r_1}}{\frac{1}{r_2} + \frac{1}{r_2} + \frac{SC_2}{A}}\right)}$$

and

$$\frac{I_o}{I_{i1}} = -\frac{\frac{1}{R} \left( \frac{\frac{1}{R_2} + \frac{1}{r_1}}{A} + \frac{\frac{SC_2}{r_1}}{\frac{1}{R_2} + \frac{1/r_2 + SC_2}{A}} \right)}{\frac{1}{R_2 r} + \left( \frac{1}{A r} + \left( 1 + \frac{1}{A} \right) \left( \frac{1}{R_1} + SC_1 \right) \right) \left( \frac{\frac{1}{R_2} + \frac{1}{r_1}}{A} + \frac{\frac{SC_2}{r_1}}{\frac{1}{r_2} + \frac{1/r_2 + SC_2}{A}} \right)}$$

With the same assumptions as the VM filter in Section B.1, we get denominator  $D_{I}(s)$  to be

$$D_{I}(s) = 2\frac{s^{5}}{\omega_{t}^{3}} + \left[\frac{2\omega_{o}}{Q_{o}\omega_{t}^{3}} + \frac{4\omega_{o}}{\omega_{t}^{3}} + \frac{2}{\omega_{t}^{2}}\right]s^{4} + \left[\frac{2\omega_{o}^{4}}{Q_{o}\omega_{t}^{3}} + \frac{2\omega_{o}^{4}}{\omega_{t}^{3}} + \frac{2\omega_{o}^{3}}{Q_{o}\omega_{t}^{2}} + \frac{4\omega_{o}^{2}}{\omega_{t}^{2}} + \frac{\omega_{o}^{2}}{\omega_{t}^{2}}\right]s^{3} + \left[1 + \frac{\omega_{o}}{Q_{o}\omega_{t}} + \frac{2\omega_{o}^{2}}{\omega_{t}^{2}} + \frac{4\omega_{o}^{2}}{Q_{o}\omega_{t}^{2}} + \frac{4\omega_{o}}{\omega_{t}}\right]s^{2} + \left[\frac{\omega_{o}}{Q_{o}} + \frac{\omega_{o}^{2}}{\omega_{t}} + \frac{2\omega_{o}^{2}}{Q_{o}\omega_{t}}\right]s + \omega_{o}^{2}$$

We approximate  $s^3 = -\omega_o^2 s$ ,  $s^4 = \omega_o^4$ ,  $s^5 = \omega_o^4 s$  and simplify  $D_I(s)$ . This leads to

$$\begin{split} D_{V}(s) &\approx s \frac{4\omega_{o}^{4}}{\omega_{t}^{3}} + \left[\frac{4\omega_{o}}{Q_{o}\omega_{t}^{3}} + \frac{8\omega_{o}}{\omega_{t}^{3}} + \frac{3}{\omega_{t}^{2}}\right] \omega_{o}^{4} - s \left[\frac{3\omega_{o}^{3}}{Q_{o}\omega_{t}^{2}} - \frac{\omega_{o}^{3}}{\omega_{t}^{2}}\right] \\ &+ s^{2} \left[1 + \frac{2\omega_{o}^{2}}{\omega_{t}^{2}} + \frac{\omega_{o}^{2}}{Q_{o}\omega_{t}^{2}} + \frac{3\omega_{o}}{\omega_{t}}\right] + s \left[\frac{\omega_{o}^{2}}{Q_{o}\omega_{t}} + \frac{\omega_{o}}{Q_{o}}\right] + \omega_{o}^{2} \\ &\approx s^{2} \left[1 + \frac{2\omega_{o}^{2}}{\omega_{t}^{2}} + \frac{\omega_{o}^{2}}{Q_{o}\omega_{t}^{2}} + \frac{3\omega_{o}}{\omega_{t}}\right] + s \frac{\omega_{o}}{Q_{o}} \left[1 + \frac{\omega_{o}}{\omega_{t}} + \frac{4Q_{o}\omega_{o}^{3}}{\omega_{t}^{3}} - \frac{3\omega_{o}^{2}}{\omega_{t}^{2}} + \frac{Q_{o}\omega_{o}^{2}}{\omega_{t}^{2}}\right] \\ &+ \omega_{o}^{2} \left[1 + \frac{4\omega_{o}^{3}}{Q_{o}\omega_{t}^{3}} + \frac{8\omega_{o}^{3}}{\omega_{t}^{3}} + \frac{3\omega_{o}^{2}}{\omega_{t}^{2}}\right] \\ &\approx \Delta_{I} \left[s^{2} + s \frac{\omega_{o}(1 + \gamma_{I})}{Q_{o}\Delta_{I}} + \frac{\omega_{o}^{2}(1 + \delta_{I})}{\Delta_{I}}\right] \\ &= \Delta_{I}(s^{2} + s \frac{\omega_{oa}}{Q_{oa}} + \omega_{oa}^{2}) \end{split}$$

where,

$$\begin{split} \Delta_I &= 1 + \frac{\omega_o}{Q_o \omega_t} + \frac{2\omega_o^2}{\omega_t^2} + \frac{4\omega_o^2}{Q_o \omega_t^2} + \frac{4\omega_o}{\omega_t} \\ \gamma_I &= \frac{2\omega_o}{\omega_t} - \frac{2\omega_o^3}{\omega_t^3} - \frac{2\omega_o^2}{\omega_t^2} - \frac{4Q_o \omega_o^2}{\omega_t^2} \\ \delta_I &= \frac{2\omega_o^3}{Q_o \omega_t^3} + \frac{4\omega_o^3}{\omega_t^3} + \frac{2\omega_o^2}{\omega_t^2} \end{split}$$

Again, Using the assumption that terms like  $(\frac{\omega_o}{\omega_t})^2, (\frac{\omega_o}{\omega_t})^3 \cdots$  can be ignored, and that  $\frac{1}{(1+x)^n} \approx 1 - nx, x \ll 1$ , where  $x = \omega_0/\omega_t$ , we get the following expressions for the deviations in the

pole-frequency and pole-Q of the CM filter of Figure A.1.2.

$$\sigma_{I} = \frac{\omega_{oa} - \omega_{o}}{\omega_{o}} = \left(\frac{1 + \delta_{I}}{\Delta_{I}}\right)^{\frac{1}{2}} - 1 \approx -\left(\frac{2\omega_{o}}{\omega_{t}} + \frac{\omega_{o}}{2Q_{o}\omega_{t}}\right)$$

and

$$\eta_I = \frac{Q_{oa} - Q_o}{Q_o} = \frac{\left[\Delta_I (1 + \delta_I)\right]^{\frac{1}{2}}}{(1 + \gamma_I)} - 1 \approx \frac{\omega_o}{2Q_o \omega_t}$$

where  $\omega_{oa}$  and  $Q_{oa}$  are the realized values.

# **APPENDIX – D**

## **D.1 Simulation set-up for CCVS**

## **D.1.1 Open loop frequency response**



Figure D.1.1: Configuration for open loop frequency response of the CCVS



Figure D.1.2: Magnitude response of the CCVS

phase(v("No+" ?result "frequencySweep"))



Figure D.1.3: Phase response of the CCVS

## D.1.2 Input common mode range (ICMR)



Figure D.1.4: Configuration for measuring input common mode range of the CCVS



Figure D.1.5: Simulated ICMR characteristics of the CCVS

## D.1.3 Input and output offset voltage



Figure D.1.6: Configuration for measuring input offset of the CCVS



Figure D.1.7: Simulated input offset voltage of the CCVS

## **D.1.4 Output voltage swing**



Figure D.1.8: Measurement set-up for output voltage swing of the CCVS



Figure D.1.9: Simulated output voltage swing of the CCVS

## **D.2 Simulation set-up for CCCS**

## **D.2.1** Open loop frequency response



Figure D.2.1: Configuration for open loop frequency response of the CCCS

- dB20(i("i(v1)" ?result "frequencySweep"))



Figure D.2.2: Frequency response of the CCCS



Figure D.2.3: Phase response of the CCCS

## D.2.2 Input common mode range (ICMR)



Figure D.2.4: Configuration for measuring input common mode range of the CCCS



#### Figure D.2.5: Simulated ICMR characteristics of the CCCS

## **D.2.3 Output voltage swing**



Figure D.2.6: Measurement set-up for output swing of the CCCS with  $R_L$  = 1  $K\Omega$ 



Figure D.2.7: Simulated output swing of the CCCS

## **D.3 Simulation set-up for VCCS**

**D.3.1 Open loop frequency response** 



Figure D.3.1: Configuration for open loop frequency response of the VCCS



Figure D.3.2: Magnitude response of the VCCS

— phase(i("i(v4)" ?result "frequencySweep"))



Figure D.3.3: Phase response of the VCCS

## **D.3.2 Input and output offset voltage**



Figure D.3.4: Configuration for measuring input offset of the VCCS with  $R_L$  = 1  $K\Omega$ 



Figure D.3.5: Simulated input offset of the VCCS

# **APPENDIX – E**

### E.1 SPICE file for the NETLIST of the Universal Amplifier Module

\* # FILE NAME: /NFS/THESIS/M/M\_TALUKD/SIMULATION/MYUAMCKT/HSPICES/SCHEMATIC/ \* NETLIST/MYUAMCKT.C.RAW \* NETLIST OUTPUT FOR HSPICES. \* GENERATED ON AUG 2 02:17:17 2011

\* GLOBAL NET DEFINITIONS
.GLOBAL VDD! VSS! GND!
\* FILE NAME: NEWUAM2\_MYUAMCKT\_SCHEMATIC.S.
\* SUBCIRCUIT FOR CELL: MYUAMCKT.
\* GENERATED FOR: HSPICES.
\* GENERATED ON AUG 2 02:17:17 2011.

```
C0 NET0225 GND! 1.0 M=1.0
C2 NET0227 GND! 1.0 M=1.0
V5 NET0307 GND! AC 1.0
V2 VDD! GND! 1.3
V3 GND! VSS! 1.3
V1 NET0343 NET0227 0.0
V4 NET0335 NET0225 0.0
XI1 GND! TIEDOWN G1
```

```
M12 NET0317 NET0261 VDD! VDD! PCH L=1.2E-6 W=37E-6 AD=+1.77600000E-11
+AS=+1.77600000E-11 PD=+7.49600000E-05 PS=+7.49600000E-05 NRD=+7.29729730E-03
+NRS=+7.29729730E-03 M=1.0
M17 NET171 NET171 VDD! VDD! PCH L=1.2E-6 W=9E-6 AD=+4.32000000E-12
+AS=+4.32000000E-12 PD=+1.89600000E-05 PS=+1.89600000E-05 NRD=+3.00000000E-02
+NRS=+3.0000000E-02 M=1.0
M7 NET0321 NET0261 VDD! VDD! PCH L=1.2E-6 W=37E-6 AD=+1.77600000E-11
+AS=+1.77600000E-11 PD=+7.49600000E-05 PS=+7.49600000E-05 NRD=+7.29729730E-03
+NRS=+7.29729730E-03 M=1.0
M18 NET233 NET233 VDD! VDD! PCH L=1.2E-6 W=9E-6 AD=+4.32000000E-12
+AS=+4.32000000E-12 PD=+1.89600000E-05 PS=+1.89600000E-05 NRD=+3.00000000E-02
+NRS=+3.0000000E-02 M=1.0
M33 NET0389 NET0389 VDD! VDD! PCH L=1.2E-6 W=74.202674E-6 AD=+3.56172835E-
11
+AS=+3.56172835E-11 PD=+1.49365348E-04 PS=+1.49365348E-04 NRD=+3.63868289E-03
+NRS=+3.63868289E-03 M=1.0
```

M29 NET0342 NET0342 VDD! VDD! PCH L=1.2E-6 W=74.202674E-6 AD=+3.56172835E-11

+AS=+3.56172835E-11 PD=+1.49365348E-04 PS=+1.49365348E-04 NRD=+3.63868289E-03 +NRS=+3.63868289E-03 M=1.0

M26 NET0335 NET171 VDD! VDD! PCH L=1.5E-6 W=65E-6 AD=+3.1200000E-11 +AS=+3.1200000E-11 PD=+1.30960000E-04 PS=+1.30960000E-04 NRD=+4.15384615E-03 +NRS=+4.15384615E-03 M=1.0

M31 NET0335 NET0261 VDD! VDD! PCH L=1.5E-6 W=70E-6 AD=+3.36000000E-11 +AS=+3.3600000E-11 PD=+1.40960000E-04 PS=+1.40960000E-04 NRD=+3.85714286E-03 +NRS=+3.85714286E-03 M=1.0

M46 NET0343 NET0261 VDD! VDD! PCH L=1.5E-6 W=70E-6 AD=+3.36000000E-11 +AS=+3.3600000E-11 PD=+1.40960000E-04 PS=+1.40960000E-04 NRD=+3.85714286E-03 +NRS=+3.85714286E-03 M=1.0

M45 NET0343 NET233 VDD! VDD! PCH L=1.5E-6 W=65E-6 AD=+3.12000000E-11 +AS=+3.1200000E-11 PD=+1.30960000E-04 PS=+1.30960000E-04 NRD=+4.15384615E-03 +NRS=+4.15384615E-03 M=1.0

M8 NET0261 NET0261 VDD! VDD! PCH L=1.2E-6 W=20E-6 AD=+9.60000000E-12 +AS=+9.6000000E-12 PD=+4.09600000E-05 PS=+4.09600000E-05 NRD=+1.35000000E-02 +NRS=+1.35000000E-02 M=1.0

M3 NET0355 NET0307 NET216 VDD! PCH L=1.2E-6 W=40E-6 AD=+1.92000000E-11 +AS=+1.9200000E-11 PD=+8.09600000E-05 PS=+8.09600000E-05 NRD=+6.75000000E-03 +NRS=+6.75000000E-03 M=1.0

M5 NET0325 NET0261 VDD! VDD! PCH L=1.2E-6 W=70E-6 AD=+3.36000000E-11 +AS=+3.36000000E-11 PD=+1.40960000E-04 PS=+1.40960000E-04 NRD=+3.85714286E-03 +NRS=+3.85714286E-03 M=1.0

M13 NET259 NET259 NET0261 VDD! PCH L=1.2E-6 W=20E-6 AD=+9.6000000E-12 +AS=+9.6000000E-12 PD=+4.0960000E-05 PS=+4.09600000E-05 NRD=+1.35000000E-02 +NRS=+1.3500000E-02 M=1.0

M10 NET0371 NET0261 VDD! VDD! PCH L=1.2E-6 W=70E-6 AD=+3.36000000E-11 +AS=+3.36000000E-11 PD=+1.40960000E-04 PS=+1.40960000E-04 NRD=+3.85714286E-03 +NRS=+3.85714286E-03 M=1.0

M4 NET216 NET0261 VDD! VDD! PCH L=1.2E-6 W=95E-6 AD=+4.56000000E-11 +AS=+4.56000000E-11 PD=+1.90960000E-04 PS=+1.90960000E-04 NRD=+2.84210526E-03 +NRS=+2.84210526E-03 M=1.0

M2 NET0369 GND! NET216 VDD! PCH L=1.2E-6 W=40E-6 AD=+1.92000000E-11 +AS=+1.92000000E-11 PD=+8.09600000E-05 PS=+8.09600000E-05 NRD=+6.75000000E-03 +NRS=+6.75000000E-03 M=1.0

M11 NET0321 NET0371 VSS! VSS! NCH L=1E-6 W=10.073E-6 AD=+4.83504000E-12 +AS=+4.83504000E-12 PD=+2.11060000E-05 PS=+2.11060000E-05 NRD=+2.68043284E-02 +NRS=+2.68043284E-02 M=1.0

M19 1 NET0349 VSS! VSS! NCH L=1.2E-6 W=7.7E-6 AD=+3.69600000E-12 +AS=+3.69600000E-12 PD=+1.63600000E-05 PS=+1.63600000E-05 NRD=+3.50649351E-02 +NRS=+3.50649351E-02 M=1.0

M20 NET171 NET0321 1 VSS! NCH L=1.2E-6 W=20E-6 AD=+9.60000000E-12 +AS=+9.60000000E-12 PD=+4.09600000E-05 PS=+4.09600000E-05 NRD=+1.35000000E-02 +NRS=+1.35000000E-02 M=1.0
M21 NET233 NET0317 2 VSS! NCH L=1.2E-6 W=20E-6 AD=+9.6000000E-12 +AS=+9.6000000E-12 PD=+4.0960000E-05 PS=+4.0960000E-05 NRD=+1.3500000E-02 +NRS=+1.3500000E-02 M=1.0 M34 NET0211 NET0321 NET0211 NET0379 NCH L=1.2E-6 W=13E-6 AD=+6.24000000E-12 +AS=+6.24000000E-12 PD=+2.69600000E-05 PS=+2.69600000E-05 NRD=+2.07692308E-02 +NRS=+2 07692308E-02 M=1 0 M16 NET0317 NET0325 VSS! VSS! NCH L=1E-6 W=10.073E-6 AD=+4.83504000E-12 +AS=+4.83504000E-12 PD=+2.11060000E-05 PS=+2.11060000E-05 NRD=+2.68043284E-02 +NRS=+2.68043284E-02 M=1.0 M22 2 NET0349 VSS! VSS! NCH L=1.2E-6 W=7.7E-6 AD=+3.69600000E-12 +AS=+3.69600000E-12 PD=+1.63600000E-05 PS=+1.63600000E-05 NRD=+3.50649351E-02 +NRS=+3.50649351E-02 M=1.0 M25 GND! VSS! NET0342 VSS! NCH L=1.2E-6 W=23.54E-6 AD=+1.12992000E-11 +AS=+1.12992000E-11 PD=+4.80400000E-05 PS=+4.80400000E-05 NRD=+1.14698386E-02 +NRS=+1.14698386E-02 M=1.0 M36 NET0335 NET0349 VSS! VSS! NCH L=1.5E-6 W=1.5E-6 AD=+7.2000000E-13 +AS=+7.2000000E-13 PD=+3.9600000E-06 PS=+3.9600000E-06 NRD=+1.8000000E-01 +NRS=+1.8000000E-01 M=1.0 M35 NET0335 NET233 VSS! VSS! NCH L=1.5E-6 W=1.5E-6 AD=+7.2000000E-13 +AS=+7.2000000E-13 PD=+3.9600000E-06 PS=+3.9600000E-06 NRD=+1.8000000E-01 +NRS=+1.8000000E-01 M=1.0 M47 NET0343 NET0349 VSS! VSS! NCH L=1.5E-6 W=1.5E-6 AD=+7.2000000E-13 +AS=+7.2000000E-13 PD=+3.9600000E-06 PS=+3.9600000E-06 NRD=+1.8000000E-01 +NRS=+1.8000000E-01 M=1.0 M48 NET0343 NET171 VSS! VSS! NCH L=1.5E-6 W=1.5E-6 AD=+7.2000000E-13 +AS=+7.2000000E-13 PD=+3.9600000E-06 PS=+3.9600000E-06 NRD=+1.8000000E-01 +NRS=+1.8000000E-01 M=1.0 M0 NET0369 NET0349 VSS! VSS! NCH L=1.2E-6 W=23.54E-6 AD=+1.12992000E-11 +AS=+1.12992000E-11 PD=+4.80400000E-05 PS=+4.80400000E-05 NRD=+1.14698386E-02 +NRS=+1.14698386E-02 M=1.0 M1 NET0355 NET0349 VSS! VSS! NCH L=1.2E-6 W=23.54E-6 AD=+1.12992000E-11 +AS=+1.12992000E-11 PD=+4.80400000E-05 PS=+4.80400000E-05 NRD=+1.14698386E-02 +NRS=+1.14698386E-02 M=1.0 M14 NET259 NET259 NET0349 VSS! NCH L=1.2E-6 W=10E-6 AD=+4.8000000E-12 +AS=+4.8000000E-12 PD=+2.0960000E-05 PS=+2.09600000E-05 NRD=+2.70000000E-02 +NRS=+2.7000000E-02 M=1.0 M15 NET0349 NET0349 VSS! VSS! NCH L=1.2E-6 W=10E-6 AD=+4.8000000E-12 +AS=+4.8000000E-12 PD=+2.0960000E-05 PS=+2.09600000E-05 NRD=+2.70000000E-02 +NRS=+2.7000000E-02 M=1.0 M6 NET0325 NET0369 VSS! VSS! NCH L=1.2E-6 W=11.9E-6 AD=+5.71200000E-12 +AS=+5.71200000E-12 PD=+2.47600000E-05 PS=+2.47600000E-05 NRD=+2.26890756E-02 +NRS=+2.26890756E-02 M=1.0

M9 NET0371 NET0355 VSS! VSS! NCH L=1.2E-6 W=11.9E-6 AD=+5.71200000E-12 +AS=+5.71200000E-12 PD=+2.47600000E-05 PS=+2.47600000E-05 NRD=+2.26890756E-02 +NRS=+2.26890756E-02 M=1.0 M23 NET0211 NET0261 NET0371 NET0379 NCH L=2.26E-6 W=1E-6 AD=+4.8000000E-13

+AS=+4.8000000E-13 PD=+2.9600000E-06 PS=+2.96000000E-06 NRD=+2.70000000E-01 +NRS=+2.70000000E-01 M=1.0

M27 NET0203 NET0317 NET0203 NET0383 NCH L=1.2E-6 W=13E-6 AD=+6.24000000E-12

+AS=+6.24000000E-12 PD=+2.69600000E-05 PS=+2.69600000E-05 NRD=+2.07692308E-02 +NRS=+2.07692308E-02 M=1.0

M24 NET0389 VSS! NET0307 VSS! NCH L=1.2E-6 W=30E-6 AD=+1.44000000E-11 +AS=+1.4400000E-11 PD=+6.09600000E-05 PS=+6.09600000E-05 NRD=+9.00000000E-03 +NRS=+9.00000000E-03 M=1.0

M32 NET0389 NET0389 VSS! VSS! NCH L=1.2E-6 W=13E-6 AD=+6.24000000E-12 +AS=+6.2400000E-12 PD=+2.69600000E-05 PS=+2.69600000E-05 NRD=+2.07692308E-02 +NRS=+2.07692308E-02 M=1.0

M28 NET0203 NET0261 NET0325 NET0383 NCH L=2.26E-6 W=1E-6 AD=+4.80000000E-13

+AS=+4.8000000E-13 PD=+2.9600000E-06 PS=+2.96000000E-06 NRD=+2.70000000E-01 +NRS=+2.70000000E-01 M=1.0

M30 NET0342 NET0342 VSS! VSS! NCH L=1.2E-6 W=13E-6 AD=+6.24000000E-12 +AS=+6.2400000E-12 PD=+2.69600000E-05 PS=+2.69600000E-05 NRD=+2.07692308E-02 +NRS=+2.07692308E-02 M=1.0

\* FILE NAME: CMOSP18\_TIEDOWN\_SCHEMATIC.S.
\* SUBCIRCUIT FOR CELL: TIEDOWN.
\* GENERATED FOR: HSPICES.
\* GENERATED ON AUG 2 02:17:17 2011.

\* TERMINAL MAPPING: GNDPOINT = GNDPOINT .SUBCKT TIEDOWN\_G1 GNDPOINT R3 0 GNDPOINT 1.0

\* END OF SUBCIRCUIT DEFINITION. .ENDS TIEDOWN\_G1

\* INCLUDE FILES

\* END OF NETLIST .AC DEC 11.0000 10.0000 1.000000E+06 .TEMP 25.0000 .OP .save .OPTION INGOLD=2 ARTIST=2 PSF=2 + PROBE=0 .END

## **APPENDIX – F**

## F.1 SPICE file for the output listing file of the Universal Amplifier Module

This is the /encs/bin/hspice wrapper script

adding to existing value of LM\_LICENSE\_FILE SNPSLMD\_LICENSE\_FILE is set to /encs/Share/synopsys/license.dat LM\_LICENSE\_FILE is set to /encs/Share/synopsys/license.dat:5280@licensecadence.encs.concordia.ca

Using: /bin/time /CMC/tools/meta/sparcOS5/hspice netlist vcvs.sp \*\*\*\*\*\* HSPICE -- C-2009.03-SP1 32-BIT (May 25 2009) sunos \*\*\*\*\*\* Copyright (C) 2009 Synopsys, Inc. All Rights Reserved. Unpublished-rights reserved under US copyright laws. This program is protected by law and is subject to the terms and conditions of the license agreement from Synopsys. Use of this program is your acceptance to be bound by the license agreement. HSPICE is the trademark of Synopsys, Inc. Input File: netlist vcvs.sp lic: lic: FLEXlm: v8.5b lic: USER: m talukd HOSTNAME: victoria.ece.concordia.ca lic: HOSTID: 832fa025 PID: 10433 lic: Using FLEXIm license file: lic: 1702@license-synopsys.encs.concordia.ca lic: Checkout 1 hspice lic: License/Maintenance for hspice will expire on 31-may-2012/2011.03 lic: FLOATING license(s) on SERVER license-synopsys.encs.concordia.ca lic: Init: read install configuration file: /CMC/tools/meta/meta.cfg Init: hspice initialization file: /CMC/tools/meta/hspice.ini .option runlvl \*\*warning\*\* ic file for .op will not be created since .save exists lic: Using FLEXIm license file:

lic: 1702@license-synopsys.encs.concordia.ca lic: Checkout 1 cdsaawaves lic: License/Maintenance for cdsaawaves will expire on 31-may-2012/2011.03 lic: FLOATING license(s) on SERVER license-synopsys.encs.concordia.ca lic: 1\*\*\*\*\* HSPICE -- C-2009.03-SP1 32-BIT (May 25 2009) sunos \*\*\*\*\* \* # file name: /nfs/thesis/m/m\_talukd/simulation/myuamckt/hspices/schematic/

\*\*\*\*\*\* circuit name directory circuit number to circuit name directory definition number circuitname multiplier 0 main circuit 1 xi1 tiedown g1 1.00 \*\*warning\*\* (netlist vcvs.sp:155) both nodes of resistor xi1^r3 defined in subckt tiedown g1 are connected together \*\*warning\*\* (netlist vcvs.sp:14) in element=c0 defined in subckt 0 capacitance =  $\geq 0.1$  farad, please verify it. 1.00 \*\*\*\*\* \*\*\*\*\*\* \*\*\* model parameters model name: 0:pch.2 model type:pmos \*\*\* \*\*\* general parameters \*\*\* deriv= 0. \*\*\* level 49 model parameters \*\*\* 2006.03 49 hspver= level= version= 3.24 paramchk= 0 apwarn= lite= 0 1 2 vgslim= 0 binUnit= capMod= 3 xpart= 1 mobMod= 1 ngsMod= 0 5 stiMod= 0 elm= sfvtflag= 0 tox= 4.08e-09 meter  $x_{j}=1.7e-07$  meter binflag= 0 1e-05 meter lmin= 1.2e-06 meter lmax= wmax=0.000900001 meter wmin= 1e-05 meter lref= 0 meter wref= 0 meter lint= 1.5e-08 meter wint= 5e-09 meter lmult= 1 wmult= 1 11= 0 lln= -1 lw= 0 lwn= 1 |w| =0 wl =0 wln= 0 1 ww= wwn= 1 wwl= 0  $0 \text{ m/V}^{1/2}$ dwg= 0 m/Vdwb= x = 10 -2e-08 xw =a0= 1.03857 ags= 0.02 V^-1 b0= 0 meter b1 =0 meter keta= 0.0268378 V^-1 voff= -0.1274 V ngate=  $0 \text{ cm}^{-3}$ vbx= 0 V vbm= -3 V xt = 1.55e-07 meter

vth0 = -0.435987 Vnch=  $3.9e+17 \text{ cm}^{-3}$ nsub= 6e+16 cm^-3 nlx= 0 meter 0 V^-1/2  $0 V^{-1/2}$ gamma1= gamma2= k1= 0.535645 V^1/2  $k_{2} = 0.035584$ k3 =k3b =0 V^-1 0 w0=0 meter dvt0= 0 dvt1= dvt2=0 V^-1 0 dvt0w=  $0 \text{ meter}^{-1}$ dvt1w=  $0 \text{ meter}^{-1}$ 0 V^-1 0 dvt2w=dsub= eta0= etab= -5e-05 V^-1 5e-05  $u0= 0.0109952 \text{ m}^2/\text{V/sec}$ ua=8.62531e-10 m/V ub=  $6.402e-19 (m/V)^2$ uc=-8.85514e-11 V^-1 151307 m/sec vsat= a1=  $0 v^{-1}$ a2= 0.4 delta= 0.01 V 0 V^-1 rdsw= 530 ohm-um prwg= 0 V^-1/2 wr= 1 prwb= pclm = 0.573864pdiblc1= 1e-06 pdiblc2=0.000477273 0.01 V^-1 pdiblcb= pscbe1=1.80398e+08 V/m pscbe2= 5e-07 V/m drout= 0 pvag= 0 nfactor= 1 cdsc= 0 f/m^2 0 f/V/m^2 0 f/V/m^2 cdscb= cdscd= cit=  $-0.0001 \text{ f/m}^2$ alpha0= 0 m/Vbeta0= 22.6783 V dlc= 2e-09 meter dwc= 5e-09 meter clc= 1e-07 meter cle= 0.6 cgso = 3.28e-10 f/mcgdo = 3.28e-10 f/mcgbo=8.46356e-11 f/m cgsl= 0 f/m cgdl= 0 f/m cf= ckappa= 0.6 0 f/m 15 V^1/2 acde= 1 m/V moin= toxm = 4.08e-09 mdtoxcv= 0 m alpha1= 6.87305 1/V vfb (not used) ijth= 0.1 A noff= 1  $tcj = 0.0009739 \ 1/K$ voffcv= 0 tcjsw=0.000413072 1/K tcjswg=0.000413072 1/K tpbsw = 0.00157203 V/Ktpb= 0.00157203 V/Ktpbswg = 0.00157203 V/Kllc = -0.039lwc= 0 lwlc= 0 wwc= wlc= 0 0 298.15 K wwlc= 0 tnom= kt1= -0.229588 V kt1l =0 kt2 = -0.0240311ute= -0.838555ua1 = 1.224e-09 m/Vub1=-1.39771e-18 (m/V)^2 uc1=-6.69492e-12 m/V^2 10000 m/s at= prt= 0 using Berkeley noise model noiMod= 2

noia= 9.5e+18 noib= 100000 noic= 1.4e-12 em= 3e+07 ef= 1.064 af= 1 kf= 0 gdsnoi=-1.23457e-29 using Berkeley diodes using ACM acm= 12 hdif= 2e-07 meter ldif= 9e-08 meter  $js= 2.5e-07 amp/m^2$ jsw = 1.2e-12 amp/mxti= 3 nj=  $c_i = 0.001121 \text{ f/m}^2$ 1 mj= 0.4476 pb= 0.895226 V cjsw = 2.481e-10 f/mmjsw = 0.368362php (not used) pbsw= 0.895226 V  $c_{jswg} = 4.221e-10 \text{ f/m}$ cjgate (not used) mjswg= 0.368362 pbswg= 0.895226 V la0=7.54812e-08lketa=-2.04627e-09 lvoff=-1.90913e-09 lvth0=-2.48141e-08 lk1=1.87836e-08 lk2=-5.48717e-09 lu0=-1.29397e-09 leta0= 3e-14 lub=4.50063e-25 lua=-3.90411e-16 luc=1.98736e-17 lvsat = -0.0130028lpclm=2.60057e-07 lpdiblc2=5.20114e-09 lkt1=-1.53332e-08 lpscbe1 = 195.043lkt2=-3.07259e-09 lute=9.62097e-08 luc1=2.08975e-17 lub1=4.80233e-26 peta0= 3e-21 model parameters model name: 0:pch.6 model type:pmos \*\*\* \*\*\* general parameters \*\*\* deriv= 0. \*\*\* level 49 model parameters \*\*\* 2006.03 49 hspver= level= version= 3.24 0 paramchk= 0 apwarn= 1 lite= 0 vgslim= binUnit= 2 capMod= 3 xpart= 1 mobMod= 1 0 ngsMod= stiMod= elm= 5 0 sfvtflag= 0 tox= 4.08e-09 meter  $x_j = 1.7e-07$  meter binflag= 0 1.2e-06 meter 1e-05 meter lmin= lmax= wmin= 1.2e-06 meter wmax= 1e-05 meter

lref= 0 meter wref= 0 meter

```
lint= 1.5e-08 meter
                           wint=
                                    5e-09 meter
 lmult=
                       wmult=
             1
                                    1
  11=
                      11n=
                               -1
           0
  lw=
            0
                       lwn=
                                  1
  lwl=
                        wl=
                                  0
            0
  wln=
             1
                         ww=
                                   0
  wwn=
              1
                         wwl=
                                    0
  dwg=
             0 m/V
                           dwb=
                                      0 \text{ m/V}^{1/2}
                                   0
  xl = -2e-08
                         xw =
  a0 = 1.04404
                                   0.02 V^-1
                          ags=
                          b1=
  b0=
            0 meter
                                    0 meter
 keta= 0.0261287 V^-1
                              voff= -0.127341 V
             0 \text{ cm}^{-3}
                                      0 V
 ngate=
                           vbx=
  vbm=
             -3 V
                          xt= 1.55e-07 meter
 vth0= -0.437329 V
                            nch= 3.9e+17 \text{ cm}^{-3}
 nsub=
          6e+16 cm^-3
                             nlx=
                                        0 meter
gamma1=
               0 V^{-1/2}
                            gamma2=
                                           0 V^{-1/2}
  k1= 0.534458 V^1/2
                              k2= 0.0361579
  k3 =
            0
                       k3b=
                                  0 V^-1
  w0=
             0 meter
                          dvt0=
                                     0
 dvt1=
                                   0 V^-1
             0
                       dvt2=
              0 \text{ meter}^{-1}
 dvt0w=
                           dvt1w=
                                         0 \text{ meter}^{-1}
 dvt2w=
              0 V^-1
                           dsub=
                                       0
                                 -5e-05 V^-1
 eta0=
          5e-05
                         etab=
  u0= 0.0111214 \text{ m}^2/\text{V/sec}
                                 ua=8.45286e-10 m/V
  ub= 7.084e-19 (m/V)^2
                               uc=-8.04939e-11 V^-1
         151307 m/sec
                              a1=
 vsat=
                                       0 v^{-1}
  a2=
           0.4
                      delta=
                                0.01 V
 rdsw=
            530 ohm-um
                                         0 V^-1
                             prwg=
             0 V^-1/2
                            wr=
                                      1
 prwb=
 pclm = 0.573864
                          pdiblc1=
                                    1e-06
pdiblc2=0.000477273
                            pdiblcb=
                                        0.01 V^-1
pscbe1=1.80398e+08 V/m
                               pscbe2=
                                          5e-07 V/m
 drout=
             0
                                   0
                       pvag=
nfactor=
                                   0 f/m^2
             1
                        cdsc=
             0 f/V/m^2
 cdscb=
                           cdscd=
                                        0 f/V/m^{2}
  cit= -0.0001 \text{ f/m}^2
                          alpha0=
                                        0 \text{ m/V}
 beta0= 22.6783 V
                            dlc=
                                    2e-09 meter
  dwc=
           5e-09 meter
                            clc=
                                  1e-07 meter
  cle=
                       cgso = 3.28e-10 \text{ f/m}
           0.6
                            cgbo=8.46356e-11 f/m
 cgdo = 3.28e-10 \text{ f/m}
 cgsl=
            0 f/m
                        cgdl=
                                    0 f/m
ckappa=
             0.6
                          cf=
                                   0 f/m
             1 m/V
                                      15 V^1/2
 acde=
                          moin=
 toxm = 4.08e-09 m
                           dtoxcv=
                                         0 m
  vfb (not used)
                         alpha1= 6.87305 1/V
```

```
iith=
          0.1 A
                        noff=
                                   1
voffcv=
             0
                        tcj = 0.0009739 \ 1/K
tcjsw=0.000413072 1/K
                             tcjswg=0.000413072 1/K
  tpb= 0.00157203 V/K
                             tpbsw= 0.00157203 V/K
tpbswg = 0.00157203 V/K
                                       -0.039
                                llc=
                                  0
  lwc=
            0
                       lwlc=
  wlc=
            0
                                   0
                        wwc=
 wwlc=
              0
                        tnom=
                                 298.15 K
                           kt1l =
  kt1= -0.230315 V
                                      0
  kt2 = -0.0241558
                           ute= -0.84921
  ua1 = 1.224e-09 \text{ m/V}
                              ub1=-1.40527e-18 (m/V)^2
  uc1=-9.47004e-12 m/V^2
                                 at=
                                        10000 m/s
  prt=
           0
                                               2
  using Berkeley noise model
                                noiMod=
 noia=
         9.5e+18
                          noib=
                                   100000
         1.4e-12
 noic=
                           em=
                                   3e+07
  ef=
         1.064
                         af=
                                  1
  kf=
                     gdsnoi=-1.23457e-29
           0
  using Berkeley diodes
                             using ACM
  acm=
            12
                        hdif=
                                2e-07 meter
 ldif=
         9e-08 meter
                            js= 2.5e-07 amp/m^2
                             xti=
  jsw = 1.2e-12 amp/m
                                       3
                       c_i = 0.001121 \text{ f/m}^2
  nj=
           1
  mj= 0.4476
                          pb= 0.895226 V
 cjsw = 2.481e-10 \text{ f/m}
                             mjsw = 0.368362
  php (not used)
                          pbsw= 0.895226 V
cjgate (not used)
                          c_{jswg} = 4.221e-10 \text{ f/m}
 mjswg = 0.368362
                            pbswg= 0.895226 V
  la0=6.87813e-08
                           lketa=-1.26627e-09
 lvoff=-1.46836e-09
                            lvth0=-2.42799e-08
  lk1=1.81844e-08
                            lk2 = -5.28064e - 09
 leta0=
          3e-14
                          lu0 = -1.30552e - 09
  lua=-3.93561e-16
                             lub=4.21946e-25
  luc=1.88832e-17
                           lvsat = -0.0130028
 lpclm=2.60057e-07
                          lpdiblc2=5.20114e-09
lpscbe1 = 195.043
                           lkt1=-1.63009e-08
 lkt2=-3.31284e-09
                            lute = 9.6645e-08
 lub1=5.44273e-26
                            luc1 = 1.8277e-17
  wa0=-5.45988e-08
                             wketa=7.08436e-09
                             wvth0=1.34068e-08
 wvoff=-5.87989e-10
  wk1=1.18551e-08
                             wk2=-5.73278e-09
  wu0=-1.26108e-09
                              wua=1.72276e-16
  wub=-6.81325e-25
                              wuc=-8.04953e-17
 wkt1=7.25675e-09
                             wkt2=1.24568e-09
 wute=1.06441e-07
                             wub1=7.55269e-26
 wuc1=2.77234e-17
                             pa0=6.69322e-14
```

```
pketa=-7.79217e-15
                           pvoff=-4.40328e-15
  pvth0=-5.33647e-15
                            pk1=5.98624e-15
   pk2=-2.06331e-15
                           peta0=
                                   3e-21
   pu0=1.15432e-16
                           pua=3.14656e-23
                           puc = 9.8941e-24
   pub=2.80886e-31
   pkt1 = 9.6667e-15
                          pkt2=2.40007e-15
                          pub1=-6.39762e-32
   pute=-4.3481e-15
   puc1= 2.6179e-23
******
                         ******
       model parameters model name: 0:nch.3 model type:nmos ***
********
 *** general parameters ***
 deriv= 0.
 *** level 49 model parameters ***
                                   49
          2006.03
  hspver=
                         level=
 version=
            3.24
                      paramchk=
                                    0
  apwarn=
              1
                        lite=
                                0
              0
  vgslim=
                      binUnit=
                                  2
               3
  capMod=
                                  1
                        xpart=
  mobMod=
                        ngsMod=
                                     0
                1
  stiMod=
              0
                        elm=
                                 5
                       tox= 4.08e-09 meter
 sfvtflag=
              0
    x_j = 1.6e-07 meter
                        binflag=
                                    0
           5e-07 meter
                          lmax = 1.2e-06 meter
   lmin=
   wmin=
            1e-05 meter
                           wmax=0.000900001 meter
   lref=
            0 meter
                        wref=
                                  0 meter
          1e-08 meter
                                 3e-09 meter
   lint=
                         wint=
  lmult=
                      wmult=
             1
                                  1
    11=
            0
                     lln=
                             -1
    lw =
            0
                      lwn=
                                1
   lwl=
             0
                       wl=
                               0
    wln=
             1
                                0
                       ww=
    wwn=
              1
                        wwl=
                                  0
                                   0 \text{ m/V}^{1/2}
    dwg=
             0 \text{ m/V}
                         dwb=
         -2e-08
                                 0
    xl =
                        xw=
                         ags= 0.0462474 V^-1
    a0 = -0.291157
    b0=
                         b1=
            0 meter
                                 0 meter
   keta= -0.0159275 V^-1
                            voff= -0.162119 V
   ngate=
             0 cm^-3
                          vbx=
                                   0 V
   vbm=
             -3 V
                         xt = 1.55e-07 meter
   vth0= 0.479324 V
                           nch= 3.9e+17 \text{ cm}^{-3}
   nsub=
           6e+16 cm^-3
                            nlx =
                                     0 meter
               0 V^{-1/2}
                          gamma2=
                                        0 V^-1/2
  gamma1=
```

k1= 0.531805 V^1/2  $k_{2} = 0.00486491$ k3 =0 k3b =0 V^-1 w0=dvt0= 0 meter 0 dvt1= 0 dvt2=0 V^-1 dvt0w=  $0 \text{ meter}^{-1}$ dvt1w=  $0 \text{ meter}^{-1}$ 0 V^-1 0 dvt2w=dsub= eta0=1.71429e-05 etab=-1.71429e-05 V^-1  $u0= 0.0438136 \text{ m}^2/\text{V/sec}$ ua=-1.03475e-09 m/V  $ub=3.01008e-18 (m/V)^{2}$ uc=1.46789e-10 V^-1 vsat = 85658.6 m/sec0 v^-1 a1= a2=0.99 delta= 0.01 V 0 V^-1 rdsw= 170 ohm-um prwg=  $0 V^{-1/2}$ 1 prwb= wr= pclm = 0.868717pdiblc1= 1e-06 pdiblc2= 0.00168476 0.01 V^-1 pdiblcb= 4e+08 V/m pscbe2= 1e-06 V/m pscbe1= drout= 0 pvag= 0 0 f/m^2 nfactor= 1 cdsc= cdscd= cdscb=  $0 \text{ f/V/m}^2$  $0 \text{ f/V/m}^2$ cit=-0.000157886 f/m<sup>2</sup> alpha0= 0 m/Vbeta0 = 11.5926 Vdlc= 3e-09 meter dwc= 3e-09 meter clc= 1e-07 meter cle= cgso= 3.665e-10 f/m 0.6 cgdo = 3.665e-10 f/mcgbo=5.07814e-11 f/m cgsl= 0 f/m cgdl= 0 f/m ckappa= 0.6 cf= 0 f/m 15 V^1/2 1 m/Vmoin= acde= toxm = 4.08e-09 mdtoxcv= 0 m alpha1= 0.448151 1/V vfb (not used) ijth= 0.1 A noff= 1  $tcj = 0.00104029 \ 1/K$ voffcv= 0 tcjsw=0.000645489 1/K tcjswg=0.000645489 1/K tpb= 0.00155431 V/K tpbsw= 0.00155431 V/K tpbswg = 0.00155431 V/Kllc=-0.039 lwc= lwlc= 0 0 wlc= 0 wwc= 0 wwlc= 0 tnom= 298.15 K kt1= -0.229028 V kt1l= 0 kt2= -0.0316119 ute= -1.35047 ua1=1.22662e-09 m/V  $ub1 = -8.57439e - 20 (m/V)^{2}$ uc1=6.78868e-11 m/V^2 at= 20000 m/s prt= 0 using Berkeley noise model noiMod= 2 2e+19 noia= noib= 12000 noic = 2.5e-13em= 3e+07 ef= 0.874 af= 1

kf= gdsnoi=-1.23457e-29 0 using Berkeley diodes using ACM hdif= 2e-07 meter acm= 12 ldif= 9e-08 meter  $js = 3.5e-07 \text{ amp/m}^2$ jsw= 1.45e-12 amp/m xti= 3 nj= cj=0.00100027 f/m^2 1 mj = 0.359526pb= 0.688268 V cjsw=2.04055e-10 f/m mjsw= 0.200388 pbsw= 0.688268 V php (not used) cjswg=3.34055e-10 f/m cjgate (not used) mjswg = 0.43879pbswg= 0.688268 V la0=4.58143e-07 lags=-3.0447e-08 lvoff=1.57353e-08 lketa=-8.95403e-09 lvth0=3.94276e-09 lk1=-7.21425e-09 lk2=1.70315e-09 leta0=3.81318e-11 letab=-3.81143e-11 lu0=1.04061e-09 lua=7.98297e-17 lub=-1.56309e-25 luc=-9.6699e-18 lvsat=-0.000762286 lpclm=1.52457e-07 lpdiblc2=1.52568e-09 lcit=3.02627e-10 lkt1=5.78268e-09 lkt2=1.55708e-09 lute=-2.66305e-07 lub1=-1.20042e-24 lua1=-3.04467e-18 peta0= 7.5e-21 luc1=-6.51727e-17 \*\*\*\*\*\* model parameters model name: 0:nch.6 model type:nmos \*\*\* \*\*\* general parameters \*\*\* deriv= 0. \*\*\* level 49 model parameters \*\*\* hspver= 2006.03 level= 49 3.24 0 version= paramchk=

0 apwarn= 1 lite= binUnit= 2 vgslim= 0 3 capMod= xpart= 1 mobMod= 0 1 nqsMod= stiMod= 0 elm= 5 tox= 4.08e-09 meter sfvtflag= 0 xi= 1.6e-07 meter binflag= 0 lmin= 1.2e-06 meter lmax= 1e-05 meter wmin= 1.2e-06 meter wmax= 1e-05 meter lref= wref= 0 meter 0 meter lint= 1e-08 meter wint= 3e-09 meter lmult= 1 wmult= 1

```
11=
           0
                      11n=
                               -1
  lw =
            0
                       lwn=
                                 1
                        wl=
  lwl=
            0
                                 0
  wln=
             1
                        ww=
                                   0
                                    0
  wwn=
             1
                         wwl=
                                      0 \text{ m/V}^{1/2}
             0 m/V
  dwg=
                           dwb=
  xl =
       -2e-08
                         xw=
                                   0
  a0= 0.40626
                          ags=
                                  0.02 V^-1
                          b1=
  b0=
            0 meter
                                    0 meter
 keta= 0.0148948 V^-1
                             voff= -0.139582 V
 ngate=
             0 \text{ cm}^{-3}
                           vbx =
                                      0 V
  vbm=
             -3 V
                          xt= 1.55e-07 meter
 vth0= 0.430392 V
                            nch= 3.9e+17 \text{ cm}^{-3}
 nsub=
           6e+16 cm^-3
                             nlx=
                                        0 meter
                                           0 V^-1/2
gamma1=
               0 V^{-1/2}
                            gamma2=
  k1= 0.508509 V^1/2
                              k2= 0.0173102
  k3 =
            0
                       k3b=
                                  0 V^-1
  w0=
            0 meter
                         dvt0=
                                     0
 dvt1=
                                  0 V^-1
                       dvt2=
             0
 dvt0w=
              0 \text{ meter}^{-1}
                           dvt1w=
                                        0 \text{ meter}^{-1}
              0 V^-1
 dvt2w=
                           dsub=
                                      0
                                 -5e-05 V^-1
 eta0=
          5e-05
                         etab=
  u0= 0.0427303 \text{ m}^2/\text{V/sec}
                                 ua=-5.37713e-10 m/V
                                uc=1.06578e-10 V^-1
  ub=2.25379e-18 (m/V)^2
                                      0 v^-1
          90678 m/sec
 vsat=
                            a1=
  a2=
          0.99
                       delta=
                                 0.01 V
                                         0 V^-1
 rdsw=
            170 ohm-um
                             prwg=
 prwb=
             0 V^{-1/2}
                            wr=
                                      1
 pclm= 0.775529
                          pdiblc1 = 1e-06
                                        0.01 V^-1
pdiblc2=0.000396818
                            pdiblcb=
                               pscbe2= 1e-06 V/m
pscbe1=1.73636e+08 V/m
 drout=
             0
                       pvag=
                                   0
nfactor=
             1
                        cdsc=
                                   0 f/m^2
                                       0 f/V/m^2
 cdscb=
             0 f/V/m^2
                           cdscd=
  cit=-0.000126759 f/m^2
                             alpha0=
                                           0 \text{ m/V}
 beta0= 11.5926 V
                            dlc=
                                    3e-09 meter
  dwc=
           3e-09 meter
                            clc=
                                    1e-07 meter
                       cgso= 3.665e-10 f/m
  cle=
           0.6
 cgdo= 3.665e-10 f/m
                             cgbo=5.07814e-11 f/m
                                   0 f/m
 cgsl=
            0 f/m
                        cgdl=
ckappa=
             0.6
                          cf=
                                   0 f/m
 acde=
             1 \text{ m/V}
                          moin=
                                     15 V^{1/2}
 toxm = 4.08e-09 m
                           dtoxcv=
                                        0 m
  vfb (not used)
                        alpha1= 0.448151 1/V
 ijth=
          0.1 A
                        noff=
                                  1
                        tcj = 0.00104029 \ 1/K
voffcv=
             0
```

tcjsw=0.000645489 1/K tcjswg=0.000645489 1/K tpb= 0.00155431 V/K tpbsw= 0.00155431 V/K tpbswg = 0.00155431 V/K11c =-0.039 lwc= 0 lwlc= 0 0 wlc= 0 wwc= 298.15 K wwlc= 0 tnom= kt1= -0.223178 V kt11=0 kt2=-0.0304697 ute= -1.58095 ua1 = 1.224e-09 m/V $ub1 = -1.06431e - 18 (m/V)^{2}$ uc1=2.49678e-11 m/V^2 20000 m/s at= prt= 0 2 using Berkeley noise model noiMod= 2e+19 noia= noib= 12000 noic= 2.5e-13 3e+07 em= ef= 0 874 af= 1 kf= gdsnoi=-1.23457e-29 0 using Berkeley diodes using ACM acm= 12 hdif= 2e-07 meter ldif= 9e-08 meter  $js= 3.5e-07 \text{ amp/m}^2$ jsw = 1.45e-12 amp/mxti= 3 cj=0.00100027 f/m^2 nj= 1 mj= 0.359526 pb= 0.688268 V cjsw=2.04055e-10 f/m misw = 0.200388php (not used) pbsw= 0.688268 V cjgate (not used) cjswg=3.34055e-10 f/m mjswg = 0.43879pbswg= 0.688268 V la0 = -3.58899e - 07lketa=-4.51899e-08 lvoff=-1.08061e-08 lvth0=6.07061e-08 lk1=1.71616e-08 lk2=-1.21386e-08 leta0 = 1.75e-14lu0=3.04409e-09 lua=-5.0678e-16 lub=7.88254e-25 luc=3.98429e-17 lvsat=-0.00675303 lpclm=2.43734e-07 lpdiblc2=3.01969e-09 lpscbe1 = 262.582lcit=2.66521e-10 lkt1=-4.67462e-10 lkt2=4.08732e-10 lute=5.65415e-09 lub1=-4.13336e-26 luc1=-7.34375e-18 wa0=-1.07861e-08 wketa=-1.29242e-08 wvoff=5.54854e-10 wvth0=7.8115e-10 wk1=4.22165e-08 wk2=-1.39575e-08 wu0=-8.56866e-09 wua=-2.7926e-16 wub=-1.42821e-25 wuc=-1.7297e-17 wvsat=-0.000191046 wpclm=-1.91037e-08 wkt1=-8.68815e-09 wkt2=2.03928e-09 wute=9.53953e-09 wub1=-5.66354e-25 wuc1=-1.33238e-16 pa0=9.28455e-14 pketa= 1.9809e-14

```
pvoff=3.34524e-15
                           pvth0=-9.31688e-16
   pk1=-2.25142e-14
                            pk2=1.02462e-14
   peta0= 7.5e-21
                          pu0=2.47569e-15
   pua=4.24334e-22
                           pub=-5.06556e-31
   puc=-8.58813e-24
                           pvsat=1.90272e-09
   ppclm=1.90272e-13
                            pkt1=4.71091e-15
   pkt2=-4.13038e-15
                            pute=-5.70817e-14
   pub1=4.17613e-31
                            puc1=7.41758e-23
                              ******
       model parameters model name: 0:nch.2 model type:nmos
                                                            ***
********
 *** general parameters ***
 deriv= 0.
 *** level 49 model parameters ***
                                    49
           2006.03
  hspver=
                          level=
 version=
             3.24
                       paramchk=
                                     0
  apwarn=
               1
                        lite=
                                 0
              0
  vgslim=
                      binUnit=
                                   2
               3
  capMod=
                                   1
                        xpart=
  mobMod=
                         ngsMod=
                                      0
                1
                        elm=
  stiMod=
                                  5
               0
                        tox= 4.08e-09 meter
 sfvtflag=
              0
    x_j = 1.6e-07 meter
                        binflag=
                                     0
                                    1e-05 meter
   lmin=
          1.2e-06 meter
                           lmax=
   wmin=
            1e-05 meter
                            wmax=0.000900001 meter
   lref=
            0 meter
                        wref=
                                  0 meter
          1e-08 meter
                                  3e-09 meter
   lint=
                          wint=
   lmult=
                      wmult=
              1
                                  1
    11=
            0
                      lln=
                              -1
    lw =
             0
                       lwn=
                                 1
   lwl=
             0
                       wl=
                                0
    wln=
             1
                                 0
                        ww=
    wwn=
              1
                        wwl=
                                  0
                                    0 \text{ m/V}^{1/2}
    dwg=
              0 \text{ m/V}
                          dwb=
    xl =
         -2e-08
                         xw=
                                  0
    a0= 0.405181
                          ags=
                                 0.02 V^-1
                         b1=
    b0=
             0 meter
                                  0 meter
   keta= 0.0136016 V^-1
                            voff= -0.139527 V
   ngate=
              0 cm^-3
                          vbx=
                                    0 V
   vbm=
             -3 V
                          xt = 1.55e-07 meter
   vth0=
         0.43047 V
                                3.9e+17 cm^-3
                           nch=
   nsub=
           6e+16 \text{ cm}^{-3}
                            nlx =
                                      0 meter
                0 V^{-1/2}
  gamma1=
                           gamma2=
                                         0 V^{-1/2}
```

k1= 0.512733 V^1/2  $k_{2} = 0.0159136$ k3 =k3b=0 V^-1 0 dvt0= w0=0 meter 0 dvt1= 0 dvt2=0 V^-1 dvt0w=  $0 \text{ meter}^{-1}$ dvt1w=  $0 \text{ meter}^{-1}$ 0 V^-1 dvt2w= dsub= 0 eta0 = 5e-05-5e-05 V^-1 etab=  $u0= 0.0418729 \text{ m}^2/\text{V/sec}$ ua=-5.65655e-10 m/V  $ub=2.2395e-18 (m/V)^{2}$ uc=1.04847e-10 V^-1 vsat = 90658.9 m/seca1=  $0 v^{-1}$ a2=0.99 delta= 0.01 V rdsw= 170 ohm-um prwg= 0 V^-1 prwb=  $0 V^{-1/2}$ 1 wr= pclm= 0.773617 pdiblc1= 1e-06 0.01 V^-1 pdiblc2=0.000396818 pdiblcb= pscbe1=1.73636e+08 V/m pscbe2= 1e-06 V/m drout= 0 0 pvag= 0 f/m^2 nfactor= 1 cdsc= cdscd=  $0 \text{ f/V/m}^2$  $0 \text{ f/V/m}^2$ cdscb= cit=-0.000126759 f/m^2 alpha0= 0 m/Vbeta0 = 11.5926 Vdlc= 3e-09 meter dwc= 3e-09 meter clc= 1e-07 meter cle= 0.6 cgso = 3.665e-10 f/mcgbo=5.07814e-11 f/m cgdo = 3.665e-10 f/mcgsl= 0 f/m cgdl= 0 f/m ckappa= 0.6 cf= 0 f/m 1 m/V15 V^1/2 acde= moin= toxm = 4.08e-09 mdtoxcv= 0 m alpha1= 0.448151 1/V vfb (not used) 0.1 A noff= ijth= 1 voffcv= 0  $tcj = 0.00104029 \ 1/K$ tcjsw=0.000645489 1/K tcjswg=0.000645489 1/K tpb= 0.00155431 V/K tpbsw= 0.00155431 V/K tpbswg = 0.00155431 V/Kllc = -0.039lwc= 0 lwlc= 0 wlc= 0 wwc= 0 wwlc= 0 tnom= 298.15 K kt1= -0.224047 V kt1l= 0 ute= -1.57999 kt2 = -0.0302657 $ub1=-1.12098e-18 (m/V)^{2}$ ua1 = 1.224e-09 m/V $uc1 = 1.1636e-11 \text{ m/V}^2$ at= 20000 m/s prt= 0 using Berkeley noise model noiMod= 2 noia= 2e+19 noib= 12000 noic = 2.5e-13em= 3e+07 ef= 0.874 af= 1

kf= gdsnoi=-1.23457e-29 0 using Berkeley diodes using ACM acm= hdif= 2e-07 meter 12 ldif= 9e-08 meter  $js = 3.5e-07 \text{ amp/m}^2$ jsw = 1.45e-12 amp/mxti= 3 nj= cj=0.00100027 f/m^2 1 mj = 0.359526pb= 0.688268 V cjsw=2.04055e-10 f/m mjsw= 0.200388 pbsw= 0.688268 V php (not used) cjswg=3.34055e-10 f/m cigate (not used) mjswg = 0.43879pbswg= 0.688268 V la0=-3.49609e-07 lketa=-4.32078e-08 lvoff=-1.04713e-08 lvth0=6.06129e-08 lk1=1.49088e-08 lk2=-1.11134e-08 leta0 = 1.75e-14lu0=3.29181e-09 lua=-4.64322e-16 lub=7.37568e-25 luc=3.89836e-17 lvsat=-0.00656264 lpclm=2.62773e-07 lpdiblc2=3.01969e-09 lpscbe1 = 262.582lcit=2.66521e-10 lkt2=-4.55349e-12 lute=-5.74395e-11 lub1=4.52732e-28 luc1=7.82777e-20 peta0= 7.5e-21 model parameters model name: 0:nch.10 model type:nmos \*\*\* \*\*\* general parameters \*\*\* deriv= 0. \*\*\* level 49 model parameters \*\*\* 2006.03 level= 49 hspver= version= 3.24 paramchk= 0 0 apwarn= 1 lite= 0 binUnit= 2 vgslim= 3 capMod= xpart= 1 mobMod= 1 nqsMod= 0 stiMod= elm= 0 5 sfvtflag= 0 tox= 4.08e-09 meter  $x_{j}=1.6e-07$  meter binflag= 0

 $x_{j}$  = 1.6e-07 meter binnag = 0 lmin= 1.2e-06 meter lmax= 1e-05 meter

wmin= 5e-07 meter wmax= 1.2e-06 meter lref= 0 meter wref= 0 meter lint= 1e-08 meter wint= 3e-09 meter

lmult= 1 wmult= 1

ll = 0 lln = -1

```
lw =
            0
                        lwn=
                                   1
  lwl=
            0
                         wl=
                                  0
  wln=
             1
                         ww=
                                    0
  wwn=
              1
                          wwl=
                                     0
                                       0 \text{ m/V}^{1/2}
  dwg=
             0 \text{ m/V}
                            dwb=
  xl=
        -2e-08
                          xw=
                                     0
   a0 = 0.324591
                                    0.02 V^-1
                           ags=
   b0=
                           b1=
            0 meter
                                     0 meter
 keta = 0.00382927 V^{-1}
                               voff= -0.138834 V
 ngate=
             0 \text{ cm}^{-3}
                            vbx=
                                       0 V
  vbm=
             -3 V
                           xt= 1.55e-07 meter
 vth0= 0.434015 V
                             nch= 3.9e+17 \text{ cm}^{-3}
           6e+16 cm^-3
 nsub=
                              nlx=
                                         0 meter
                0 V^-1/2
gamma1=
                             gamma2=
                                             0 V^-1/2
  k1= 0.560017 V^1/2
                               k_{2} = 0.00168545
  k3=
                        k3b=
                                   0 V^-1
            0
   w0=
                          dvt0=
                                      0
             0 meter
                                    0 V^-1
                        dvt2=
 dvt1=
             0
              0 \text{ meter}^{-1}
                            dvt1w=
 dvt0w=
                                          0 \text{ meter}^{-1}
 dvt2w =
              0 V^-1
                            dsub=
                                        0
 eta0=
                          etab=
                                  -5e-05 V^-1
          5e-05
   u0= 0.0348277 \text{ m}^2/\text{V/sec}
                                  ua=-8.8744e-10 m/V
   ub=2.25846e-18 (m/V)^2
                                  uc=1.03158e-10 V^-1
                                        0 v^-1
 vsat= 90622.6 \text{ m/sec}
                              a1=
   a2=
          0.99
                        delta=
                                  0.01 V
 rdsw=
            170 ohm-um
                              prwg=
                                           0 V^-1
                                       1
 prwb=
              0 V^{-1/2}
                             wr=
 pclm= 0.769987
                          pdiblc1=
                                       1e-06
pdiblc2=0.000396819
                             pdiblcb=
                                          0.01 V^-1
pscbe1=1.73636e+08 V/m
                                           1e-06 V/m
                                pscbe2=
 drout=
             0
                        pvag=
                                    0
                                    0 f/m^2
nfactor=
              1
                         cdsc=
 cdscb=
              0 f/V/m^2
                            cdscd=
                                         0 \text{ f/V/m}^2
  cit=-0.000126723 f/m^2
                               alpha0=
                                            0 m/V
        11.5926 V
 beta0=
                             dlc=
                                     3e-09 meter
  dwc=
           3e-09 meter
                             clc=
                                     1e-07 meter
                        cgso= 3.665e-10 f/m
  cle=
           0.6
 cgdo = 3.665e-10 \text{ f/m}
                              cgbo=5.07814e-11 f/m
 cgsl=
             0 f/m
                         cgdl=
                                     0 f/m
                           cf=
ckappa=
             0.6
                                    0 f/m
                                       15 V^{1/2}
 acde=
             1 \text{ m/V}
                           moin=
 toxm = 4.08e-09 m
                            dtoxcv=
                                          0 m
                         alpha1= 0.448151 1/V
  vfb (not used)
           0.1 A
                                   1
 ijth=
                         noff=
voffcv=
              0
                         tcj = 0.00104029 \ 1/K
 tcjsw=0.000645489 1/K
                              tcjswg=0.000645489 1/K
```

tpb= 0.00155431 V/K tpbsw = 0.00155431 V/Ktpbswg = 0.00155431 V/Kllc= -0.039 0 lwlc=0 lwc= wlc= 0 wwc= 0 298.15 K wwlc= 0 tnom= kt1= -0.231009 V kt1l =0 kt2 = -0.0286887ute = -1.60809ua1 = 1.224e-09 m/Vub1=-1.53381e-18 (m/V)^2  $uc1 = -7.31641e - 11 \text{ m/V}^2$ 20000 m/s at= prt= 0 2 using Berkeley noise model noiMod= noia= 2e+19 noib= 12000 2.5e-13 3e+07 noic= em= ef= 0.874 af= 1 kf= gdsnoi=-1.23457e-29 0 using Berkeley diodes using ACM acm= 12 hdif= 2e-07 meter ldif= 9e-08 meter  $js = 3.5e-07 \text{ amp/m}^2$ isw = 1.45e-12 amp/mxti= 3 nj= 1 cj=0.00100027 f/m^2 mj = 0.359526pb= 0.688268 V cjsw=2.04055e-10 f/m mjsw= 0.200388 php (not used) pbsw= 0.688268 V cigate (not used) cjswg=3.34055e-10 f/m mjswg = 0.43879pbswg= 0.688268 V la0=-1.97254e-07 lketa=-2.80272e-08 lvoff=-3.60222e-09 lvth0=6.59205e-08 lk1=1.05124e-08 lk2=-5.41005e-09 lu0=3.70575e-09 leta0 = 1.75e-14lua=-1.91245e-16 lub=4.11704e-25 luc=4.03882e-17 lvsat = -0.0062011lpclm=2.98928e-07 lpdiblc2=3.01969e-09 lpscbe1= 262.582 lcit= 2.6616e-10lkt1=-3.08281e-09 lkt2=-3.86688e-09 lub1=3.24336e-25 lute=-1.21905e-08 luc1=4.34149e-17 wa0=8.67267e-08 wketa=2.88033e-10 wvoff=-3.38845e-10 wvth0=-3.54447e-09 wk1=-1.92839e-08 wk2=4.69852e-09 wu0=8.67053e-10 wua=1.38314e-16 wub=-1.48399e-25 wuc=-1.32136e-17 wvsat=-0.000124879 wpclm=-1.24872e-08 wcit=-4.31737e-14 wkt1=6.62534e-10 wkt2=-8.72568e-11 wute= 4.1952e-08 wub1=-5.7683e-27 wuc1=-1.6069e-17 pa0=-1.00159e-13 pketa=-6.8318e-16 pvoff=-5.25613e-15

pvth0=-7.15767e-15 pk1=-1.45749e-14 pk2=2.21228e-15 peta0= 7.5e-21 pu0=1.68567e-15 pua=4.75847e-23 pub=-5.69553e-32 puc=-9.23919e-24 pvsat=1.24373e-09 ppclm=1.24372e-13 pcit=4.30275e-19 pkt1=7.83364e-15 pute=-3.57751e-14 pkt2=9.74704e-16 pub1=-1.89964e-32 puc1= 1.357e-23 \*\*\*\*\*\* \*\*\*\*\* option summary \*\*\*\*\* runlvl = 3bypass = 21\*\*\*\*\* HSPICE -- C-2009.03-SP1 32-BIT (May 25 2009) sunos \*\*\*\*\*\* \*\*\*\*\* \* # file name: /nfs/thesis/m/m\_talukd/simulation/myuamckt/hspices/schematic/ \*\*\*\*\*\* operating point information tnom= 25.000 temp= 25.000 \*\*\*\*\* \*\*\*\*\* operating point status is all simulation time is 0. node =voltage node =voltage node =voltage +0:1= 1.138e-040:2= 1.138e-04 0:net0203 = -7.396e-01+0:net0211 =-7.396e-01 0:net0225 =-8.975e-01 0:net0227 =-8.975e-01 +0:net0261 = 6.918e-01 0:net0307 = 0.0:net0317 = 7.738e-01+0:net0321 = 7.738e-01 0:net0325 =-7.396e-01 0:net0335 =-8.975e-01 +0:net0342 = -1.080e - 090:net0343 = -8.975e - 010:net0349 = -7.652e - 01+0:net0355 = -6.769e-010:net0369 = -6.769e-010:net0371 = -7.396e-01+0:net0379 =-7.396e-01 0:net0383 =-7.396e-01 0:net0389 =-1.080e-09 +0:net171 = 6.296e-01 0:net216 = 7.776e-01 0:net233 = 6.296e-01+0:net259 =-9.456e-02 0:vdd! = 1.300e+00 0:vss! =-1.300e+00 \*\*\*\* voltage sources subckt

element 0:v5 0.v20:v3 0.v10.v4volts 1.300e+00 1.300e+00 0. 0. 0. current -1.300e-12 -2.761e-03 -2.761e-03 0. 0. 3.589e-03 3.589e-03 0. 0. power 0.

total voltage source power dissipation= 7.179e-03 watts

subckt element 0:m18 0:m25 0:m17 0:m26 0:m9 0:m8 model 0:pch.20:pch.6 0:pch.2 0:pch.6 0:pch.2 0:pch.2 region Saturati Saturati Saturati Saturati Saturati id -2.792e-05 -1.204e-05 -2.792e-05 -1.204e-05 -1.119e-03 -1.119e-03 ibs 5.389e-21 2.412e-21 5.389e-21 2.412e-21 2.146e-19 2.146e-19 ibd 9.451e-17 2.390e-17 9.451e-17 2.390e-17 1.965e-16 1.965e-16 vgs -6.082e-01 -6.704e-01 -6.082e-01 -6.704e-01 -1.300e+00 -1.300e+00 vds -5.262e-01 -6.704e-01 -5.262e-01 -6.704e-01 -1.300e+00 -1.300e+00 vbs 0. 0. 0. 0. 0. 0. -4.574e-01 -4.573e-01 -4.574e-01 -4.573e-01 -4.573e-01 -4.573e-01 vth vdsat -1.591e-01 -2.052e-01 -1.591e-01 -2.052e-01 -6.760e-01 -6.760e-01 vod -1.508e-01 -2.131e-01 -1.508e-01 -2.131e-01 -8.427e-01 -8.427e-01 beta 2.225e-03 5.329e-04 2.225e-03 5.329e-04 3.804e-03 3.804e-03 gam eff 4.939e-01 4.943e-01 4.939e-01 4.943e-01 4.939e-01 4.939e-01 2.909e-04 9.626e-05 2.909e-04 9.626e-05 2.259e-03 2.259e-03 gm gds 1.396e-06 4.829e-07 1.396e-06 4.829e-07 2.301e-05 2.301e-05 gmb 9.563e-05 3.181e-05 9.563e-05 3.181e-05 8.151e-04 8.151e-04 4.978e-14 1.189e-14 4.978e-14 1.189e-14 8.774e-14 8.774e-14 cdtot 2.878e-13 7.166e-14 2.878e-13 7.166e-14 6.285e-13 6.285e-13 cgtot cstot 3.492e-13 8.706e-14 3.492e-13 8.706e-14 7.590e-13 7.590e-13 cbtot 1.711e-13 4.147e-14 1.711e-13 4.147e-14 3.158e-13 3.158e-13 2.581e-13 6.499e-14 2.581e-13 6.499e-14 5.956e-13 5.956e-13 cgs 1.224e-14 2.967e-15 1.224e-14 2.967e-15 2.457e-14 2.457e-14 cgd subckt element 0:m31 0:m32 0:m36 0:m35 0:m0 0:m5 0:pch.20:pch.2 0:pch.2 model 0:pch.2 0:pch.2 0:pch.2 region Saturati Saturati Saturati Saturati Saturati id -7.512e-05 -4.663e-05 -4.663e-05 -7.512e-05 -1.515e-05 -3.584e-05 1.442e-20 8.948e-21 8.948e-21 1.442e-20 2.954e-21 1.020e-16 ibs ibd 1.153e-08 9.468e-09 9.468e-09 1.153e-08 5.163e-17 6.119e-12 -6.704e-01 -6.082e-01 -6.082e-01 -6.704e-01 -6.082e-01 -7.776e-01 vgs vds -2.197e+00 -2.197e+00 -2.197e+00 -2.197e+00 -6.082e-01 -1.454e+00 vbs 0. 0. 0. 0. 0. 5.224e-01 vth -4.526e-01 -4.526e-01 -4.526e-01 -4.526e-01 -4.574e-01 -6.087e-01 vdsat -2.088e-01 -1.625e-01 -1.625e-01 -2.088e-01 -1.591e-01 -1.786e-01 vod -2.178e-01 -1.556e-01 -1.556e-01 -2.178e-01 -1.508e-01 -1.689e-01 beta 3.102e-03 3.385e-03 3.385e-03 3.102e-03 1.202e-03 2.217e-03 gam eff 4.887e-01 4.887e-01 4.887e-01 4.887e-01 4.939e-01 4.788e-01 gm 5.847e-04 4.706e-04 4.706e-04 5.847e-04 1.578e-04 3.423e-04 1.956e-06 1.447e-06 1.447e-06 1.956e-06 6.946e-07 1.228e-06 gds gmb 1.930e-04 1.546e-04 1.546e-04 1.930e-04 5.186e-05 9.378e-05 6.915e-14 7.446e-14 7.446e-14 6.915e-14 2.648e-14 4.351e-14 cdtot

| cgtot | 6.352e-13 | 6.687e-13 | 6.687e-13 | 6.352e-13 | 1.555e-13 | 3.112e-13 |
|-------|-----------|-----------|-----------|-----------|-----------|-----------|
| cstot | 7.629e-13 | 8.032e-13 | 8.032e-13 | 7.629e-13 | 1.889e-13 | 3.601e-13 |
| cbtot | 3.204e-13 | 3.468e-13 | 3.468e-13 | 3.204e-13 | 9.225e-14 | 1.470e-13 |
| cgs   | 5.809e-13 | 6.044e-13 | 6.044e-13 | 5.809e-13 | 1.394e-13 | 2.855e-13 |
| cgd   | 2.123e-14 | 2.286e-14 | 2.286e-14 | 2.123e-14 | 6.585e-15 | 1.307e-14 |

subckt

element 0:m14 0:m1 0:m13 0:m12 0:m4 0:m23 0:pch.2 0:pch.2 0:pch.2 model 0:pch.2 0:pch.2 0:nch.3region Saturati Saturati Saturati Saturati Saturati id -5.599e-05 -1.515e-05 -5.599e-05 -7.167e-05 -3.584e-05 2.785e-05 ibs 1.075e-20 5.155e-17 1.075e-20 1.373e-20 1.020e-16 -6.381e-21 4.208e-09 5.166e-17 4.208e-09 2.409e-16 6.119e-12 -6.222e-08 ibd vgs -6.082e-01 -7.863e-01 -6.082e-01 -6.082e-01 -7.776e-01 5.604e-01 vds -2.039e+00 -7.863e-01 -2.039e+00 -5.224e-01 -1.454e+00 2.073e+00 vbs 0. 6.082e-01 0. 0. 5.224e-01 0. vth -4.571e-01 -6.312e-01 -4.571e-01 -4.574e-01 -6.087e-01 4.830e-01 vdsat -1.593e-01 -1.688e-01 -1.593e-01 -1.591e-01 -1.786e-01 1.312e-01 -1.511e-01 -1.552e-01 -1.511e-01 -1.508e-01 -1.689e-01 7.741e-02 vod beta 4.210e-03 1.098e-03 4.210e-03 5.713e-03 2.217e-03 4.219e-03 gam eff 4.939e-01 4.766e-01 4.939e-01 4.939e-01 4.788e-01 5.118e-01 5.750e-04 1.547e-04 5.750e-04 7.470e-04 3.423e-04 3.785e-04 gm 2.017e-06 6.109e-07 2.017e-06 3.603e-06 1.228e-06 1.144e-06 gds 1.891e-04 4.128e-05 1.891e-04 2.455e-04 9.378e-05 1.082e-04 gmb cdtot 7.555e-14 2.333e-14 7.555e-14 1.276e-13 4.351e-14 1.016e-14 5.440e-13 1.546e-13 5.440e-13 7.389e-13 3.112e-13 5.836e-14 cgtot cstot 6.610e-13 1.778e-13 6.610e-13 8.963e-13 3.601e-13 7.074e-14 cbtot 3.053e-13 7.366e-14 3.053e-13 4.385e-13 1.470e-13 3.676e-14 4.879e-13 1.418e-13 4.879e-13 6.628e-13 2.855e-13 4.738e-14 cgs 2.288e-14 6.554e-15 2.288e-14 3.144e-14 1.307e-14 3.682e-15 cgd

subckt

element 0:m29 0:m27 0:m28 0:m19 0:m24 0:m30 model 0:nch.6 0:nch.20:nch.2 0:nch.2 0:nch.3 0:nch.6 Linear Saturati Saturati region Saturati Saturati Saturati id 1.204e-05 1.204e-05 1.204e-05 0. 2.785e-05 1.204e-05 ibs -2.795e-21 -6.275e-17 -6.275e-17 -2.387e-27 -6.381e-21 -2.795e-21 ibd -3.572e-10 -1.528e-15 -1.528e-15 -2.387e-27 -6.222e-08 -3.572e-10 vgs 5.348e-01 7.737e-01 7.737e-01 1.513e+00 5.604e-01 5.348e-01 1.300e+00 6.295e-01 6.295e-01 2.073e+00 1.300e+00 vds 0. vbs 0. -1.300e+00 -1.300e+00 -1.486e-12 0. 0. vth 4.824e-01 7.730e-01 7.730e-01 4.827e-01 4.830e-01 4.824e-01 vdsat 1.171e-01 8.973e-02 8.973e-02 8.847e-01 1.312e-01 1.171e-01 vod 5.234e-02 7.147e-04 7.147e-04 1.030e+00 7.741e-02 5.234e-02 beta 2.659e-03 6.597e-03 6.597e-03 3.487e-03 4.219e-03 2.659e-03 gam eff 5.146e-01 5.069e-01 5.069e-01 5.137e-01 5.118e-01 5.146e-01

1.826e-04 2.225e-04 2.225e-04 0. 3.785e-04 1.826e-04 gm gds 5.225e-07 7.697e-07 7.697e-07 0 1.144e-06 5.225e-07 gmb 5.256e-05 4.143e-05 4.143e-05 0. 1.082e-04 5.256e-05 cdtot 8.389e-15 2.027e-14 2.027e-14 1.398e-13 1.016e-14 8.389e-15 4.858e-14 8.810e-14 8.810e-14 1.393e-13 5.836e-14 4.858e-14 cgtot cstot 5.759e-14 8.656e-14 8.656e-14 1.414e-13 7.074e-14 5.759e-14 3.197e-14 5.669e-14 5.669e-14 6.026e-14 3.676e-14 3.197e-14 cbtot 3.781e-14 6.139e-14 6.139e-14 7.211e-14 4.738e-14 3.781e-14 cgs 2.814e-15 7.318e-15 7.318e-15 6.969e-14 3.682e-15 2.814e-15 cgd subckt element 0:m39 0:m33 0:m34 0:m37 0:m38 0:m6 model 0:nch.2 0:nch.6 0:nch.6 0:nch.6 0:nch.6 0:nch.2 region Cutoff Saturati Linear Saturati Linear Saturati id 1.843e-06 1.199e-04 1.843e-06 1.199e-04 3.584e-05 0 ibs -7.361e-17 -5.262e-22 -3.415e-20 -5.262e-22 -3.415e-20 -8.008e-21 ibd -7.361e-17 -5.994e-18 -5.994e-18 -5.994e-18 -5.994e-18 -1.089e-15 -1.300e+00 5.348e-01 1.929e+00 5.348e-01 1.929e+00 5.348e-01 vgs 1.080e-09 4.025e-01 4.025e-01 4.025e-01 4.025e-01 6.231e-01 vds vbs -1.300e+00 0. 0. 0. 0. 0. vth 7.732e-01 4.720e-01 4.720e-01 4.720e-01 4.720e-01 4.826e-01 vdsat 5.153e-02 1.221e-01 1.231e+00 1.221e-01 1.231e+00 1.171e-01 vod -2.073e+00 6.279e-02 1.457e+00 6.279e-02 1.457e+00 5.218e-02 beta 7.844e-03 3.725e-04 2.603e-04 3.725e-04 2.603e-04 8.165e-03 gam eff 5.069e-01 5.300e-01 5.300e-01 5.300e-01 5.300e-01 5.137e-01 0. 2.747e-05 5.169e-05 2.747e-05 5.169e-05 5.479e-04 gm 0. gds 1.089e-07 2.380e-04 1.089e-07 2.380e-04 1.884e-06 0. 7.985e-06 3.214e-05 7.985e-06 3.214e-05 1.576e-04 gmb 2.532e-14 2.038e-15 1.656e-14 2.038e-15 1.656e-14 2.795e-14 cdtot 7.706e-14 1.210e-14 1.978e-14 1.210e-14 1.978e-14 1.484e-13 cgtot cstot 2.532e-14 1.439e-14 1.959e-14 1.439e-14 1.959e-14 1.755e-13 9.320e-14 7.856e-15 7.984e-15 7.856e-15 7.984e-15 9.943e-14 cbtot cgs 8.627e-15 9.631e-15 1.174e-14 9.631e-15 1.174e-14 1.156e-13 8.625e-15 5.533e-16 8.300e-15 5.533e-16 8.300e-15 8.627e-15 cgd subckt element 0:m7 0:m2 0:m3 0:m16 0:m15 0:m21

| model  | 0:nch.2    | 0:nch.2   | 0:nch.2            | 0:nch.2    | 0:nch.2    | 0:nch.10    |         |
|--------|------------|-----------|--------------------|------------|------------|-------------|---------|
| region | Saturati   | Saturati  | Saturati           | Saturati   | Saturati   | Linear      |         |
| id     | 3.584e-0   | 5 1.515e- | 05 1.5156          | e-05 5.60  | 0e-05 5.6  | 00e-05 7.   | 301e-16 |
| ibs    | -8.008e-21 | -3.207e-  | 17 <b>-</b> 3.471e | -21 -1.27  | 4e-20 -1.2 | 74e-20 7.   | 743e-28 |
| ibd    | -1.089e-15 | 5-3.061e- | 15 -3.5096         | e-17 -3.85 | 0e-17 -3.8 | 350e-17 -2. | 577e-28 |
| vgs    | 5.348e-0   | 1 6.707e- | 01 5.348e          | -01 6.23   | le-01 6.2  | 31e-01 1.4  | 31e+00  |
| vds    | 6.231e-0   | 1 6.707e- | -01 5.348          | e-01 5.60  | 4e-01 5.6  | 04e-01 5.   | 948e-12 |
| vbs    | 05.        | 348e-01   | 0. 0.              | 0.         | 4.462e-    | 12          |         |
| vth    | 4.826e-0   | )1 6.176e | -01 4.826          | e-01 4.82  | 26e-01 4.8 | 826e-01 4.  | 569e-01 |

1.171e-01 1.191e-01 1.171e-01 1.836e-01 1.836e-01 8.830e-01 vdsat vod 5.218e-02 5.306e-02 5.216e-02 1.405e-01 1.405e-01 9.745e-01 beta 8.165e-03 3.389e-03 3.467e-03 4.084e-03 4.084e-03 1.302e-04 gam eff 5.137e-01 5.105e-01 5.137e-01 5.137e-01 5.137e-01 5.294e-01 gm 5.479e-04 2.331e-04 2.317e-04 5.890e-04 5.890e-04 5.377e-16 gds 1.884e-06 7.768e-07 8.625e-07 2.691e-06 2.691e-06 1.228e-04 1.576e-04 5.341e-05 6.666e-05 1.691e-04 1.691e-04 2.432e-16 gmb 2.795e-14 1.098e-14 1.218e-14 1.445e-14 1.445e-14 1.903e-14 cdtot cgtot 1.484e-13 6.271e-14 6.307e-14 8.683e-14 8.683e-14 1.970e-14 cstot 1.755e-13 7.115e-14 7.463e-14 1.066e-13 1.066e-13 1.946e-14 cbtot 9.943e-14 3.467e-14 4.268e-14 5.103e-14 5.103e-14 7.518e-15 1.156e-13 5.110e-14 4.910e-14 7.364e-14 7.364e-14 1.013e-14 cgs 8.627e-15 3.660e-15 3.668e-15 4.395e-15 4.395e-15 9.803e-15 cgd subckt 0:m11 0:m22 element 0:m20 0:m40 0:m10 0:nch.2 0:nch.20:nch.20:nch.10 0:nch.2 model Linear Cutoff Saturati Linear Saturati region id 0. 0. 1.119e-03 7.006e-16 1.119e-03 ibs -2.291e-27 -9.343e-17 -2.532e-19 7.430e-28 -2.532e-19 -2.291e-27 -9.343e-17 -7.593e-13 -2.473e-28 -7.593e-13 ibd 1.513e+00 -1.300e+00 1.300e+00 1.431e+00 1.300e+00 vgs vds 0. -1.080e-09 1.300e+00 5.707e-12 1.300e+00 vbs -1.426e-12 -1.300e+00 4.281e-12 0. 0. vth 4.827e-01 7.732e-01 4.825e-01 4.569e-01 4.825e-01 vdsat 8.847e-01 5.153e-02 7.256e-01 8.830e-01 7.256e-01 vod 1.030e+00 -2.073e+00 8.175e-01 9.745e-01 8.175e-01 beta 3.487e-03 9.997e-03 3.762e-03 1.302e-04 3.762e-03 gam eff 5.137e-01 5.069e-01 5.137e-01 5.294e-01 5.137e-01 2.104e-03 5.160e-16 2.104e-03 gm 0. 0. gds 0. 0. 2.194e-05 1.228e-04 2.194e-05 gmb 0. 0. 6.942e-04 2.334e-16 6.942e-04 cdtot 1.398e-13 3.223e-14 1.424e-14 1.903e-14 1.424e-14 1.393e-13 9.819e-14 1.040e-13 1.970e-14 1.040e-13 cgtot 1.414e-13 3.223e-14 1.274e-13 1.946e-14 1.274e-13 cstot cbtot 6.026e-14 1.187e-13 5.279e-14 7.518e-15 5.279e-14 cgs 7.211e-14 1.099e-14 9.293e-14 1.013e-14 9.293e-14 cgd 6.969e-14 1.100e-14 4.847e-15 9.803e-15 4.847e-15 \*\*\*\*\* job concluded 1\*\*\*\*\* HSPICE -- C-2009.03-SP1 32-BIT (May 25 2009) sunos \*\*\*\*\*\*

\* # file name: /nfs/thesis/m/m talukd/simulation/myuamckt/hspices/schematic/

\*\*\*\*\*\* job statistics summary tnom= 25.000 temp= 25.000 \*\*\*\*\*

\*\*\*\*\* HSPICE Threads InformationCommand Line Threads Count:Available CPU Count:2Actual Model Evaluation(Load) Threads Count :1Actual Solver Threads Count:1

```
***** Circuit Statistics *****
           = 110 # elements =
                                     48
# nodes
\# resistors =
                 0 \# capacitors =
                                     2 \# inductors =
                                                         0
# mutual inds =
                    0 \# vccs
                                     0 \# vcvs
                                                        0
                               =
                                                   =
# cccs
         =
                0 \# ccvs
                                  0 \# \text{volt srcs} =
                            =
                                                      5
\# curr srcs =
                  0 \# diodes =
                                     0 # bits
                                                      0
                                                =
                                  41 \# U elements =
# jfets
               0 \# mosfets =
                                                         0
          =
                   0 # W elements =
                                        0 \# B \text{ elements} =
\# T elements =
                                                              0
                   0 # P elements =
\# S elements =
                                       0 \# va device =
                                                            0
```

\*\*\*\*\*\* Runtime Statistics (seconds) \*\*\*\*\*

| time | # points                                             | tot. iter                                                          | conv.iter                                                                          |
|------|------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------|
| 0.03 | 1                                                    | 38                                                                 |                                                                                    |
| 0.01 | 56                                                   | 56                                                                 |                                                                                    |
| 1.27 |                                                      |                                                                    |                                                                                    |
| 0.09 |                                                      |                                                                    |                                                                                    |
| 0.01 |                                                      |                                                                    |                                                                                    |
| 0.00 |                                                      |                                                                    |                                                                                    |
|      | time<br>0.03<br>0.01<br>1.27<br>0.09<br>0.01<br>0.00 | time # points<br>0.03 1<br>0.01 56<br>1.27<br>0.09<br>0.01<br>0.00 | time # points tot. iter<br>0.03 1 38<br>0.01 56 56<br>1.27<br>0.09<br>0.01<br>0.00 |

| total memory us   | sed 834 kbytes      |
|-------------------|---------------------|
| total cpu time    | 1.42 seconds        |
| total elapsed tin | ne 1.77 seconds     |
| job started at    | 02:19:29 08/02/2011 |
| job ended at      | 02:19:31 08/02/2011 |

Init: hspice initialization file: /CMC/tools/meta/hspice.ini lic: Release cdsaawaves token(s) lic: Release hspice token(s)

End of /encs/bin/wrapper script.