### Exploration of the Effects of Isolation-feature Geometry on the Off-state Breakdown Voltage of AlGaN/GaN HFETs

Mehrnegar Aghayan

### A Thesis

### in the Department

of

Electrical and Computer Engineering

Presented in partial fulfillment of the degree requirements

For the Degree of

Doctor of Philosophy (Electrical and Computer Engineering) at

Concordia University

Montreal, Quebec, Canada

September 2022

© Mehrnegar Aghayan, 2022

### **CONCORDIA UNIVERSITY** School of Graduate Studies

This is to certify that the thesis preparedBy:Mehrnegar AghayanEntitled:Exploration of the effects of isolation-feature geometry on the off-state<br/>breakdown voltage of AlGaN/GaN HFETsand submittedin partial fulfillment of the requirements for the degree of

Doctor of Philosophy (Electrical and Computer engineering)

complies with the regulations of the University and meets the accepted standards with respect to originality and quality.

Signed by the final examining committee:

|                 |                                        | _ Chair             |
|-----------------|----------------------------------------|---------------------|
|                 | Dr.                                    |                     |
|                 |                                        | _ Thesis Supervisor |
|                 | Dr. Pouya Valizadeh                    |                     |
|                 |                                        | Examiner            |
|                 | Dr. M. Zhahangir Kabir                 | _                   |
|                 |                                        | Examiner            |
|                 | Dr. Steve Shih                         |                     |
|                 |                                        | Examinar            |
|                 | Dr. Sivakumar Narayanswamy             |                     |
|                 |                                        | External Examiner   |
|                 | Dr. Seth Hubbard                       |                     |
| Approved by     |                                        |                     |
|                 | Dr. Jun Cai, Graduate Program Director | -                   |
| 21 October 2022 |                                        |                     |
| Date of Defense | Dr. Mourad Debbabi, Dean               |                     |

### ABSTRACT

Exploration of the effects of isolation-feature geometry on the off-state breakdown voltage and gate leakage of AlGaN/GaN HFETs

### Mehrnegar Aghayan, PhD. Concordia University, 2022

Over the past two decades and specially more recently, AlGaN/GaN heterojunction field effect transistors (HFETs) have drawn a great deal of attention due to their excellent performance in high-frequency power amplifiers and RF switches explored in the 5G-LTE applications. Since the ability to operate at high voltages is crucial in delivering both the large RF gain/output power and the high voltage switching capabilities, boosting the already high off-state breakdown voltage (BV<sub>off</sub>) of these transistors to much higher values has been of substantial importance.

While a number of techniques have already been developed for realization of high breakdown voltage AlGaN/GaN HFETs, in addition to imposing certain challenges to the fabrication procedure, these techniques impose strain on satisfying high frequency response requirements. Among these techniques, the field-plate (FP) is the most widely used. As an alternative to this mainstream technique, this thesis presents a novel concept of field plating without incorporation of any physical plate. In this approach, I have assessed the suitability of isolation feature geometry and existence of surface states in modifying the profile of the longitudinal electric field, and enhancement of the off-state breakdown voltage. This approach while using a simple fabrication process, is capable of limiting the degradation of the frequency response commonly observed with FP implementation.

In order to explore the limitations of this technique and to formulate guidelines for achieving high  $BV_{off}$  values, I have experimentally and theoretically studied the effects of alternative isolation feature geometries on high voltage device characteristics of AlGaN/GaN

HFETs. According to our explorations on three different categories of isolation features (including conventional mesa, non-slanted fin, and slanted fin), the peak of the electric field at the drain edge of the gate, which is responsible for impact ionization, is reduced as a result of tailoring its profile when a more resistive path is imposed on the drain access region by shrinking the width of the isolation feature geometry. While HFETs realized on fins of smaller widths benefit more from the depleting effect of acceptor sidewall surface states and consequently a higher BV<sub>off</sub>, they suffer from a lower current density in the on-state. The slanted fin isolation feature geometry that I have proposed, while maintaining high breakdown voltage in the off-state, reduces the resistance in the on-state which is represented by its highest Baliga's figure of merit (BFOM) among the three categories of isolation feature geometries.

In addition, in this thesis I have explored the effect of isolation feature geometry on the reverse gate leakage, which is considered as one of the main problems limiting the full-scale commercialization of these HFETs. In this exploration, I have studied the significance of room temperature leakage from the top surface gate as well as gated-sidewalls to the 2-D electron gas (2DEG) for a wide range of gate-source voltages (V<sub>GS</sub>) (i.e. below and above the threshold voltage) and at zero drain-source bias. I have proved that in the explored fin-type HFETs that are sub-micrometer-wide, for all values of  $V_{GS}$  leakage through the gated sidewalls is more significant than the leakage from the top surface gate. This is while in the mesa category, the sidewall leakage is of substantial importance only at more positive values of  $V_{GS}$ , and leakage from the top surface gate takes over at more negative  $V_{GS}$  values. I have demonstrated that the discrepancy in the dominance of the aforementioned leakage paths at more negative  $V_{GS}$  values among the explored fin and mesa-type HFETs is due to the larger amount of the electric field across the barrier in the gated region of the mesa-type HFET for this range of  $V_{GS}$ .

### Acknowledgment

Firstly, I would like to express my sincere gratitude and appreciation to my supervisor Dr. Pouya Valizadeh for his constant support along with patience and valuable guidance during my graduate research work.

In addition, I would like to thank McGill Nanotools Microfab lab staff and my colleague Dr. Kaveh Rahbardar Mojaver for their support during my fabrication stage.

Finally, I would like to express my deep gratitude to my parents and husband for their heartiest support and encouragement. My special thanks go to my sweetheart Ali, who brought a lot of joy and fun to my life.

This research work was financially supported by the NSERC discovery grant program and multiple CMC MNT awards.

## Contents

| List of Figuresix                                                                  |
|------------------------------------------------------------------------------------|
| List of Tablesxv                                                                   |
| List of Abbreviationsxvi                                                           |
| Chapter 11                                                                         |
| Introduction1                                                                      |
| 1.1 Overview of III-nitride technology1                                            |
| 1.2 Physics and mechanisms of breakdown2                                           |
| 1.2.1 Drain-source breakdown                                                       |
| 1.2.2 Drain-gate breakdown                                                         |
| 1.2.3 Drain-bulk vertical breakdown                                                |
| 1.2.4 Channel breakdown5                                                           |
| 1.3 Literature review of the explored avenues for increasing the breakdown voltage |
| 1.4 Research objective16                                                           |
| Chapter 218                                                                        |
| Correlation between sidewall surface states and off-state breakdown voltage of     |
| AlGaN/GaN HFETs18                                                                  |
| 2.1 Introduction                                                                   |
| 2.2 Device fabrication                                                             |
| 2.2.1 Pattern generation and registration (EBL)                                    |
| 2.2.2 Etching process                                                              |

| 2.2.3 Metallization and annealing process                                                 |
|-------------------------------------------------------------------------------------------|
| 2.2.4 Optical lithography                                                                 |
| 2.3 Results and discussion                                                                |
| 2.3.1 Experimental results                                                                |
| 2.3.2 Simulation results                                                                  |
| 2.4 Conclusion                                                                            |
| Chapter 343                                                                               |
| Comparative investigation of the impacts of isolation feature geometry and field-plate as |
| techniques used in improving the off-state breakdown voltage on the frequency response of |
| AlGaN/GaN HFETs                                                                           |
| 3.1 Introduction                                                                          |
| 3.2 Physics and material properties used in simulations44                                 |
| 3.3 Specifications of the simulated devices                                               |
| 3.4 Transfer characteristics                                                              |
| 3.5 Off-state I <sub>D</sub> -V <sub>DS</sub> and electric field profile                  |
| 3.5.1 Effect of isolation feature geometry on the off-state breakdown voltage48           |
| 3.5.2 Effect of field-plate on the off-state breakdown voltage                            |
| 3.6 Capacitance-voltage characteristics                                                   |
| 3.7 Johnson's Figure-of-Merit                                                             |
| 3.8 Conclusion                                                                            |
| Chapter 4                                                                                 |

| On the isolation feature geometry dependence of reverse gate-leakage current of |     |  |
|---------------------------------------------------------------------------------|-----|--|
| AlGaN/GaN HFETs                                                                 | 67  |  |
| 4.1 Introduction                                                                | 67  |  |
| 4.2 Device Fabrication and Specifications                                       | 69  |  |
| 4.3 Results and discussion                                                      | 72  |  |
| 4.4 Conclusion                                                                  |     |  |
| Chapter 5                                                                       | 84  |  |
| Conclusions and future work suggestions                                         | 84  |  |
| 5.1 Concluding remarks                                                          | 84  |  |
| 5.2 Future work suggestions                                                     | 86  |  |
| Bibliography                                                                    | 88  |  |
| Appendix I: Process flow                                                        | 104 |  |

## **List of Figures**

| Figure 1. 1 Temperature dependence of off-state breakdown voltage in AlGaN/GaN HFETs [11].        |
|---------------------------------------------------------------------------------------------------|
| Figure 1. 2 Electroluminescence distribution in AlGaN/GaN HFETs biased at $V_{GS}$ = -2 V (a)     |
| without surface passivation and biased at $V_{DS}$ = 70 V (b) with surface passivation and biased |
| at V <sub>DS</sub> = 100 V [11]7                                                                  |
| Figure 1. 3 Schematics of charge distribution and potential profile between the gate and drain    |
| electrodes; (a) without surface passivation (b) with surface passivation [11]8                    |
| Figure 1. 4 Schematic of an AlGaN/GaN HFET with multiple FPs [31]10                               |
| Figure 1. 5 Schematic cross section of an AlGaN/GaN HFET with a slanted FP [33]11                 |
| Figure 1. 6 Schematic of an overhanging structure [33]11                                          |
| Figure 1. 7 Schematic of the wet etching of SiO <sub>2</sub> /PSG [34]12                          |
| Figure 1. 8 Schematic cross section of an AlGaN/GaN HFET with graded FP [34]13                    |
| Figure 1. 9 Cross-sectional SEM images of the etched SiCN (upper panels), cross-sectional         |
| sketches of the etched SiCN (middle panels) and illustration of the flow rate of the carrier      |
| gases during PECVD (lower panels). The carrier gas is (a) abruptly changed from $H_2$ to          |
| $NH_3$ and (b) gradually changed over 10 steps from $H_2$ to $NH_3$ [35]15                        |
| Figure 1. 10 Schematic of the gate and FP metal deposition [35]15                                 |
| Figure 1. 11 (a) and (b) Top-view SEM images of the slanted tri-gate MOSHEMT. (c) A cross-        |
| sectional schematic of the slanted tri-gate along the arrow AA' [37]16                            |

| Figure 2. 1 3-D schematic illustration of the transistors built on (a) conventional mesa, (b) non-                                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| slanted fin, and (c) slanted fin, inset: close-up around a slanted fin indicating the tapering                                                                                                       |
| angle and the position from which the sidewall tapering starts                                                                                                                                       |
| Figure 2. 2 Normalized transfer characteristics and variation of gate transconductance $(G_m)$ and                                                                                                   |
| its first derivative versus $V_{GS}$ for (a) conventional mesa, (b) non-slanted fin and (c) slanted                                                                                                  |
| fin HFETs27                                                                                                                                                                                          |
| Figure 2. 3 Log-scale normalized gate current versus gate-source voltage of the conventional                                                                                                         |
| mesa (dashed line), non-slanted fin (solid line), and slanted fin HFET (dotted line) at $V_{DS}$ =                                                                                                   |
| 0 V                                                                                                                                                                                                  |
| Figure 2. 4 Log-scale normalized drain current and gate current versus gate-source voltage of the                                                                                                    |
| conventional mesa (dashed line), non-slanted fin (solid line), and slanted fin HFET (dotted                                                                                                          |
| line) at $V_{DS} = 10 \text{ V}$                                                                                                                                                                     |
|                                                                                                                                                                                                      |
| Figure 2. 5 $I_D$ -V <sub>DS</sub> at V <sub>GS,Eff</sub> = -0.5 V of the conventional mesa (dashed line), non-slanted fin                                                                           |
| Figure 2. 5 I <sub>D</sub> -V <sub>DS</sub> at V <sub>GS,Eff</sub> = -0.5 V of the conventional mesa (dashed line), non-slanted fin (solid line), and slanted fin (dotted line) HFETs                |
| <ul> <li>Figure 2. 5 I<sub>D</sub>-V<sub>DS</sub> at V<sub>GS,Eff</sub>= -0.5 V of the conventional mesa (dashed line), non-slanted fin (solid line), and slanted fin (dotted line) HFETs</li></ul>  |
| <ul> <li>Figure 2. 5 I<sub>D</sub>-V<sub>DS</sub> at V<sub>GS,Eff</sub>= -0.5 V of the conventional mesa (dashed line), non-slanted fin (solid line), and slanted fin (dotted line) HFETs</li></ul>  |
| <ul> <li>Figure 2. 5 I<sub>D</sub>-V<sub>DS</sub> at V<sub>GS,Eff</sub>= -0.5 V of the conventional mesa (dashed line), non-slanted fin (solid line), and slanted fin (dotted line) HFETs</li></ul>  |
| <ul> <li>Figure 2. 5 I<sub>D</sub>-V<sub>DS</sub> at V<sub>GS,Eff</sub> = -0.5 V of the conventional mesa (dashed line), non-slanted fin (solid line), and slanted fin (dotted line) HFETs</li></ul> |
| <ul> <li>Figure 2. 5 I<sub>D</sub>-V<sub>DS</sub> at V<sub>GS,Eff</sub>= -0.5 V of the conventional mesa (dashed line), non-slanted fin (solid line), and slanted fin (dotted line) HFETs</li></ul>  |
| <ul> <li>Figure 2. 5 I<sub>D</sub>-V<sub>DS</sub> at V<sub>GS,Eff</sub>= -0.5 V of the conventional mesa (dashed line), non-slanted fin (solid line), and slanted fin (dotted line) HFETs</li></ul>  |
| <ul> <li>Figure 2. 5 I<sub>D</sub>-V<sub>DS</sub> at V<sub>GS,Eff</sub>= -0.5 V of the conventional mesa (dashed line), non-slanted fin (solid line), and slanted fin (dotted line) HFETs</li></ul>  |
| <ul> <li>Figure 2. 5 I<sub>D</sub>-V<sub>DS</sub> at V<sub>GS,Eff</sub>= -0.5 V of the conventional mesa (dashed line), non-slanted fin (solid line), and slanted fin (dotted line) HFETs</li></ul>  |

| Figure 3. 13 Electric field profile along the channel (Ex) of the wide fin HFET with FP III at $V_{\text{DS}}$       |  |  |
|----------------------------------------------------------------------------------------------------------------------|--|--|
| = 15, 35 and 120 V (solid, dotted, and dashed curve, respectively)                                                   |  |  |
| Figure 3. 14 Log-scale $I_D$ -V <sub>DS</sub> at V <sub>GS-Eff</sub> =-0.5 V of the wide fin HFET with FP IV         |  |  |
| Figure 3. 15 Log-scale $I_D$ -V <sub>DS</sub> at V <sub>GS-Eff</sub> =-0.5 V of the 200nm-wide fin HFET with FP V58  |  |  |
| Figure 3. 16 Log-scale $I_D$ -V <sub>DS</sub> at V <sub>GS-Eff</sub> =-0.5 V of the 200nm-wide fin HFET with FP VI58 |  |  |
| Figure 3. 17 Gate capacitance versus $V_{GS}$ of the narrow fin HFET at $V_{DS}$ = 10 V                              |  |  |
| Figure 3. 18 Gate and FP components of the total gate capacitance versus $V_{GS}$ of the wide fin                    |  |  |
| HFET with FP I at $V_{DS}$ = 10 V (solid curve: gate capacitance, dotted curve: FP capacitance).                     |  |  |
|                                                                                                                      |  |  |
| Figure 3. 19 Total gate capacitance versus $V_{GS}$ of the wide fin HFET with FP II and HFET with                    |  |  |
| FP IV at $V_{DS}$ = 10 V (solid curve: gate capacitance, dotted curve: FP capacitance)60                             |  |  |
| Figure 3. 20 Total gate capacitance versus $V_{GS}$ of the wide fin HFET with FP III at $V_{DS}$ = 10 V              |  |  |
| (solid curve: gate capacitance, dotted curve: FP capacitance)61                                                      |  |  |
| Figure 3. 21 Total gate capacitance versus $V_{GS}$ of the wide fin HFET with FP V at $V_{DS}$ = 10 V                |  |  |
| (solid curve: gate capacitance, dotted curve: FP capacitance)61                                                      |  |  |
| Figure 3. 22 Total gate capacitance versus $V_{GS}$ of the wide fin HFET with FP VI at $V_{DS}$ = 10 V               |  |  |
| (solid curve: gate capacitance, dotted curve: FP capacitance)62                                                      |  |  |
| Figure 3. 23 $f_T$ versus V <sub>GS</sub> of the narrow fin HFET at V <sub>DS</sub> =10 V63                          |  |  |
| Figure 3. 24 $f_T$ versus $V_{GS}$ of the wide fin HFET with FP I (thin solid curve), FP II (dotted                  |  |  |
| dashed curve), FP III (thick solid curve), FP IV (dotted-dashed curve), FP V (dashed curve),                         |  |  |
| FP VI (thin dotted curve) and without FP (thick dotted curve) at V <sub>DS</sub> =10 V63                             |  |  |

| Figure 4. 1 Schematic illustration of the transistors built on (a) conventional mesa and (b) fin              |
|---------------------------------------------------------------------------------------------------------------|
| isolation features                                                                                            |
| Figure 4. 2 Normalized transfer characteristics and variation of gate transconductance (G <sub>m</sub> ) and  |
| its first derivative versus $V_{GS}$ of the conventional mesa (a) and fin (b) type HFETs at $V_{DS}$ =        |
| 10 V71                                                                                                        |
| Figure 4. 3 Log-scale normalized drain current versus gate-source of the conventional mesa                    |
| (dashed curve) and fin (solid curve) HFETs at $V_{DS}$ =10 V72                                                |
| Figure 4. 4 Log-scale room-temperature measured gate current (I <sub>G</sub> ) of a 44 $\mu$ m-wide           |
| conventional mesa HFET (solid curve) and an HFET with 110 fins of 400 nm width (dotted                        |
| curve) at $V_{DS}=0$ V                                                                                        |
| Figure 4. 5 Profile of the vertical to the channel electric field halfway through the barrier versus          |
| position along the channel length at $V_{GS}$ = 0, -2, and -4 V and $V_{DS}$ =0 V, for (a) narrower           |
| channel HFET with $V_{th}$ of -1.9 V and (b) wider channel HFET with $V_{th}$ of -3.3 V76                     |
| Figure 4. 6 Vertical to the channel electric field halfway through the barrier under the drain-edge           |
| of gate versus $V_{GS}$ at $V_{DS}$ =0 V, for wider channel HFET with $V_{th}$ of -3.3 V (dashed curve)       |
| and the narrower channel HFET with $V_{th}$ of -1.9 V (dotted curve). The solid curve                         |
| represents the same electric field component calculated by (4.3)77                                            |
| Figure 4. 7 Ln( $I_G/(\gamma E)^2$ ) versus $1/\gamma E$ for the mesa-type HFET. Dotted curve is based on the |
| measured $I_G$ and calculated values of $\gamma$ and E and the solid line is the linear interpolation         |
| among these data points78                                                                                     |
| Figure 4. 8 Normal to the sidewall electric field at the sidewall drain-edge of gate 5nm below the            |
| heterointerface versus $V_{GS}$ at $V_{DS}$ =0 V, for wider channel HFET with $V_{th}$ of -3.3 V (dashed      |
| curve) and the narrower channel HFET with $V_{th}$ of -1.9 V (dotted curve)80                                 |

### **List of Tables**

| Table 2. 1 Etching parameters.    24                                                                         |
|--------------------------------------------------------------------------------------------------------------|
| Table 2. 2 Material properties of Al0.25Ga0.75N and GaN used in simulations                                  |
|                                                                                                              |
| Table 3. 1 Specifications of the slanted and non-slanted narrow fin HFETs without FP.         46             |
| Table 3. 2 Specifications of the wide fin HFETs with and without FP.       46                                |
| Table 3. 3 Calculated values of $G_m$ , $C_g$ , $f_T$ , $BV_{off}$ and JFOM of the explored AlGaN/GaN HFETs. |
|                                                                                                              |
| Table 3.4 fT, BVoff and JFOM of GaN HFETs reported in the literature (measurement data)                      |
| and presented in this work (simulation)64                                                                    |

Table 4. 1 Values of the parameters used in (4.1)-(4.11)......80

### **List of Abbreviations**

| Abbreviation | Description                                |
|--------------|--------------------------------------------|
| 2DEG         | Two-dimensional electron gas               |
| HFET         | Hetero-junction field effect transistor    |
| UID          | Unintentionally doped                      |
| ТАТ          | Trap-assisted-tunneling                    |
| PF           | Poole-Frenkel                              |
| FN           | Fowler-Nordheim                            |
| TFE          | Thermionic field emission                  |
| FOM          | Figure of merit                            |
| JFOM         | Johnson figure of merit                    |
| BFOM         | Baliga figure of merit                     |
| DIBL         | Drain induced barrier lowering             |
| EBL          | Electron beam lithography                  |
| NPGS         | Nanometer pattern generation system        |
| SEM          | Scanning electron microscope               |
| UV           | Ultra violet                               |
| IPA          | Isopropyl alcohol                          |
| DI water     | Deionized water                            |
| MERIE        | Magnetically-enhanced reactive ion etching |
| PECVD        | Plasma enhanced chemical vapor deposition  |
| RTA          | Rapid thermal annealing                    |
|              |                                            |

## **Chapter 1**

### Introduction

### **1.1** Overview of III-nitride technology

Due to its excellent electronic properties such as large bandgap (3.4 eV) [1], high low-field electron mobility (1500 cm<sup>2</sup>/V/s) [1], high critical electric field (>3 MV/cm) [1],[2],[3],[4], superb saturation velocity ( $2.5 \times 10^7$  cm/s) [5], and acceptable thermal conductivity (1.3 W/cm/K) [6], GaN has been extensively investigated as the semiconducting channel in transistors of high-power/high-frequency amplifiers and RF switches, in addition to switches of power electronic circuitry. As a result of these properties, GaN-channel transistors have demonstrated a record of 8 W/mm power density with an associated power-added efficiency of 28.8% at 94 GHz [7], f<sub>T</sub>/f<sub>MAX</sub> of 454/444 GHz [8], current densities in excess of 1 A/mm, and breakdown voltages (V<sub>BR</sub>) exceeding 2000 V [9].

Among GaN-based field effect transistors (FETs), AlGaN/GaN heterostructure FETs (HFETs) have so far played a significant role in high power, high frequency and high temperature applications such as power-generation, wireless-communication, aerospace, automotive and petroleum industry [10]. For instance, in aerospace industry bulky hydraulics and mechanical control systems can be replaced by such wide bandgap power electronic devices to reduce the aircraft weight [10]. In automotive industry, implementation of these heat-tolerant electronics has been shown to improve the performance and reliability of the automobiles [10].

In a wide range of applications from automotive to telecommunications, the ability to operate at high voltages has been crucial in delivering both the large RF gain/output power and the highvoltage switching capabilities.

### **1.2** Physics and mechanisms of breakdown

Depending on the application, breakdown mechanisms need to be considered in all the present junctions and under different bias conditions. As for the bias conditions, the on- or off-state breakdown mechanisms are studied in correlation with the selection of gate-source bias either greater or smaller than the threshold voltage ( $V_{th}$ ), respectively.

Among two-terminal devices, generally speaking there are two breakdown mechanisms, namely: Zener (tunneling) breakdown and avalanche breakdown. In Zener breakdown a high electric field rips electrons from covalent bonds, directly creating an electron-hole pair and contributing to a rush of current. The transition of electron from the valence band to the conduction band involves electron tunneling through the energy barrier. In contrast, in avalanche breakdown, the electric field provides sufficient energy to free carriers to break covalent bonds and to create additional free carriers keen in participating in further avalanching collisions. This is also known as impact ionization. In order to identify the dominant breakdown mechanism among these two, temperature-dependent measurements are implemented. As the temperature increases, in the avalanche breakdown  $V_{BR}$  increases, while the opposite temperature dependence is valid for the Zener breakdown. This is because, by increasing the temperature electron mean free path becomes shorter and as a result electrons do not acquire sufficient energy to trigger impact ionization if a stronger electric field is not provisioned at higher temperature. However, for the case of Zener breakdown, raising the temperature increases the thermal velocity and the flux of valence band electrons available for tunneling, which considering the temperature independence of the tunneling

probability, consequently reduces the breakdown voltage. In devices of more complexity and larger number of terminals, while these mechanisms are still relevant, in certain modes of breakdown, the device breakdown is observed when still at a given junction the onset of either of the aforementioned two mechanisms has not been met.

In all breakdown events, breakdown is marked by a steep increase in the current (i.e. either exponential or sub-exponential, referred to as hard- or soft-breakdown, respectively). As an example, in an n-channel HFET the off-state breakdown voltage ( $BV_{off}$ ) is the drain voltage marking an exponential increase in the drain current when the gate-source voltage is selected smaller than the threshold voltage. This is one of the most significant figure of merits (FOMs) of a power device. This is because, the maximum output power for class "A" amplifiers is determined by the off-state breakdown voltage ( $P_{max} = BV_{off} \times I_{max}/8$ ) [11]. To maximize BV<sub>off</sub>, intensive work has been done to investigate the physical origin of the off-state breakdown and to identify the dominant breakdown mechanism, with the aim of proposing technical solutions for increasing BV<sub>off</sub> and enhancing the robustness of the transistor.

Historically, the off-state breakdown mechanisms of AlGaN/GaN HFETs has been a controversial issue. While it is shown by many groups that the off-state breakdown in AlGaN/GaN HFETs is linked to the presence of the surface states [12] and that it can be improved by surface passivation with SiN and other dielectric materials [13], it is demonstrated by other researchers that the main mechanism responsible for the off-state breakdown in AlGaN/GaN HFETs is the impact ionization in the channel [14], [15] and that the surface passivation degrades the breakdown characteristics [16], [17]. Such seemingly contradictory observations are levied by the complex physics of the underlying mechanism of the breakdown in AlGaN/GaN HFETs.

As mentioned earlier, breakdown has been studied both under a variety of bias conditions and at different junctions of an HFET. Based on the existing body of work, physical mechanisms responsible for the breakdown in GaN-based power transistors include drain-source breakdown, drain-gate breakdown, drain-bulk breakdown and channel breakdown.

#### 1.2.1 Drain-source breakdown

Meneghini *et al.* [18] have claimed that at gate voltages close to the threshold voltage, the drain-source leakage, which is due to the short channel effects and/or punch-through, is the dominant breakdown mechanism. This leakage current is strongly dependent on the gate voltage and can be minimized by shifting the gate voltage towards more negative values. Apart from varying the doping density in the buffer [19], drain-source leakage current can be mitigated by implementing a double heterostructure configuration, which can improve the depletion in the buffer and suppress the punch-through current components [20].

#### 1.2.2 Drain-gate breakdown

In addition to the drain-source leakage, the reverse current of the gate Schottky junction is one of the components that affects the drain current. One of the mechanisms that can lead to gate breakdown is the drain-gate leakage via the surface states. In broad terms, in the off-state and at high drain voltages, electrons can tunnel through the gate to the surface states and cause leakage current and consequently power dissipation, which can result in thermal run away<sup>1</sup> and breakdown [12]. This type of breakdown that has a negative temperature coefficient, can be improved by surface passivation [21]. In addition to hopping through the surface states, other mechanisms including defect assisted tunneling [22], thermionic emission at the Schottky gate [22], Poole–Frenkel emission [22] and leakage via the extended defects [23] have been reported to contribute

<sup>&</sup>lt;sup>1</sup> That is, an uncontrolled positive feedback in which an increase in temperature changes the conditions in a way that causes a further increase in temperature.

to drain-gate leakage through the AlGaN barrier. The general remedy to reduce the gate-related leakage is implementing a metal-insulator- semiconductor (MIS) structure as an alternative to the conventional Schottky-gate [24].

#### **1.2.3** Drain-bulk vertical breakdown

Bulk leakage current is another leakage mechanism, which can be reduced by replacing the GaN buffer layer with a semiconductor material of larger band gap such as AlGaN [24] or implementing thicker GaN layers [24]. The former solution improves the breakdown by enhancing the insulating properties of the buffer layer, while the latter does this by decreasing the density of dislocations. Removal of the Si substrate and transferring the HFET to an insulating carrier wafer such as polycrystalline AlN or glass has been demonstrated to improve the breakdown voltage by suppression of the vertical leakage current in GaN-based HFETs on Si substrate [25], [26].

#### 1.2.4 Channel breakdown

Nakao *et. al.* [15] have claimed that the impact ionization in the channel near the drain-edge of the gate, where the electric field peak is located, dominates the off-state breakdown voltage. This breakdown mechanism is reported by other groups, where they have observed a positive temperature coefficient in the breakdown voltage [14]. In some works, the carriers initiating the impact ionization are suggested to originate from the gate injection [15]. This is because, an improvement in the breakdown voltage is observed with post-gate thermal annealing and reduction of the thermionic emission component of the gate leakage-current [27]. However, Wang *et al.* [4] have stated that in AlGaN/GaN HFETs upon presence of a high quality AlGaN barrier layer, gate injection is not substantial due to a large Schottky barrier height (e.g. 1.1 eV for Ni/AlGaN contact), conduction band offset at the heterointerface and absence of doping in the AlGaN barrier layer. They have argued that due to the high level of unintentional *n*-type doping in the buffer layer of AlGaN/GaN epilayer, source injection through the buffer can also induce impact ionization.

In light of the outlined mechanisms, Ohno et al. [11] have investigated the effect of surface passivation on the breakdown characteristics of AlGaN/GaN HFETs to understand which breakdown mechanism limits the off-state breakdown voltage among these devices. To this end, they have performed temperature dependent measurements on AlGaN/GaN HFETs with and without surface passivation. These devices had gate length ( $L_G$ ) of 1.5 µm and gate-source ( $L_{GS}$ ) and gate-drain ( $L_{GD}$ ) spacing of 1.5  $\mu$ m and 2  $\mu$ m, respectively. The gate width was 20  $\mu$ m and the threshold voltage was about -3V. Results show a positive temperature dependence of the off-state breakdown voltage. Observing this signature allows stablishing a link to impact ionization in the channel. It is shown in Figure 1. 1 that, although the off-state breakdown voltage in these devices is not related to the surface breakdown, it is improved with surface passivation. In order to understand why surface passivation increases the breakdown voltage, electroluminescence distribution of both devices (i.e. with and without surface passivation) has been studied by a microscope and a charge-coupled-device camera. As demonstrated in Figure 1. 2, in the device without surface passivation electroluminescence is observed close to the gate-edge of the drain electrode suggesting that the peak electric field is formed there. This observation is in contrast with our understanding of the behavior of standard III-V HFETs, in which the electric field peaks at the drain-edge of the gate electrode. They have attributed this to the so-called virtual gate effect.

As depicted in Figure 1. 3 (a), they have claimed that the virtual gate, which forms between the gate and drain electrodes by injection of electrons through the gate to the surface states, has almost the same potential as the gate electrode. As a result, a large potential-drop occurs at the drain-edge where electroluminescence intensity is the maximum. However, for the case of devices with surface passivation, the maximum electroluminescence intensity is observed at the drain-edge of the gate (Figure 1. 3 (b)). The shift of electric field peak from the gate-edge of the drain towards the drain-edge of the gate electrode as a result of surface passivation can be explained by the modified potential distribution across the channel between the gate and drain electrode. In broad terms, the change in the potential distribution as a result of surface passivation might be due to the suppression of the electron trapping at the surface.



Figure 1. 1 Temperature dependence of off-state breakdown voltage in AlGaN/GaN HFETs [11].



Figure 1. 2 Electroluminescence distribution in AlGaN/GaN HFETs biased at  $V_{GS}$ = -2 V (a) without surface passivation and biased at  $V_{DS}$ = 70 V (b) with surface passivation and biased at  $V_{DS}$ = 100 V [11].



Figure 1. 3 Schematics of charge distribution and potential profile between the gate and drain electrodes; (a) without surface passivation (b) with surface passivation [11].

The reported ambiguity and even inconsistency among the published records suggest that there is no unique mechanism that can describe the off-state breakdown in AlGaN/GaN HFETs. Therefore, determination of the dominant breakdown mechanism requires consideration of the device structure, bias condition, channel temperature and operating conditions [28].

# **1.3** Literature review of the explored avenues for increasing the breakdown voltage

Over the past few years, enormous progress has been made in improving the breakdown voltage of GaN-based HFETs. For instance, GaN HFETs exhibiting record breakdown voltage over 2000 V have been recently reported [29]. Nevertheless, in much of the reported literature while improving the off-state breakdown voltage of HFETs, some of the other FOMs are neglected. For instance, in much of the reported literature a large gate-drain spacing along with a field-plate<sup>2</sup> (FP) is adopted to improve the breakdown voltage, which adversely affects the on-resistance and high frequency response characteristics of the devices [29][30]. Incorporation of FPs also adds additional steps to the fabrication process, which brings about more complexity,

 $<sup>^{2}</sup>$  A field-plate is a gate- or source-connected metallic plate provisioned over the gate-side of the drain access region of an HFET, distanced further away from the channel than the gate. The effect of this sheet of metal is to form a more distributed electric field profile along the channel and to lower the peak of the electric field profile.

reliability and yield concerns. Improving the epitaxial layer structure, which is another approach to enhance the breakdown voltage through mitigation of the bulk leakage, also requires fabrication facilities not available in most clean rooms. Therefore, in realization of high breakdown voltage HFETs, maintaining a trade-off between the FOMs and developing a fabrication technique which is neither expensive nor complex, is necessary. In the following, some of the main reported techniques that have so far been used to improve the breakdown voltage, are presented.

Xing et al. [31] have achieved high breakdown voltage AlGaN/GaN HFETs by implementing multiple FPs over dielectric passivation layers (as shown in Figure 1. 4). In their work, a 4 nmthick layer of SiN has been deposited on top of AlGaN barrier layer to reduce the gate leakage. The AlGaN/GaN HFETs had a T-shape gate layout with gate width of  $2 \times 25 \mu m$ , L<sub>G</sub> of 1.5  $\mu m$ and L<sub>GD</sub> in the range of 4 to 28 µm. After mesa etching and deposition of Ohmic (Ti/Al/Ni/Au) and Schottky (Ni/Au) electrodes, surface passivation was performed by deposition of approximately 180 nm SiN by plasma enhanced chemical vapor deposition (PECVD). The first FP was formed by depositing a 1.5 µm long Ni/Au layer on top of the passivation layer. The FP was connected to the gate at the gate pad and the overlap between the gate and FP metal was about  $0.8-1 \mu m$ . Another roughly 180 nm-thick layer of SiN was then deposited by plasma enhanced chemical vapor deposition (PECVD) and a substantial increase in the breakdown voltage up to 700 V was observed at  $L_{GD}$  of 24  $\mu$ m. The second FP was formed by depositing another 1.5  $\mu$ m long Ni/Au layer on top of the second layer of SiN. This metal line was shifted toward the drain side by another 0.5–0.7  $\mu$ m. Finally, the last 180 nm-thick SiN layer was deposited by PECVD, which resulted in a breakdown voltage of 900V compared to a breakdown voltage of 250 V of the standard passivated devices with no FPs and at Lgd of 24 µm. The schematic cross section of the completed device is illustrated in Figure 1. 4. Although the so-called multiple FP technique has

shown to be effective in improving the breakdown voltage, it involves multiple dielectric and metal deposition steps, which add to the complexity of the fabrication procedure. Furthermore, this technique degrades the high frequency performance of the device due to the high gate capacitance, which is a result of multiple FP configuration.



Figure 1. 4 Schematic of an AlGaN/GaN HFET with multiple FPs [31].

In comparison with the discrete multiple FPs, the so-called slanted FP offers higher breakdown voltages, while being easier to fabricate due to its self-aligned nature [32]. In order to achieve the slanted FP, Dora *et al.* [33] have deposited the gate metals inside SiN<sub>x</sub> trenches with sloped side walls (shown in Figure 1. 5). A double layer lithography was implemented to produce a lift-off overhang (shown in Figure 1. 6), which is used in the etching process as a tool to yield the sloped sidewalls of the SiN<sub>x</sub> trenches. This is because the etch rate of SiN<sub>x</sub> beneath the lift-off overhang is lower than that of areas exposed to the direct gas flux. SiN<sub>x</sub> was removed at the openings using a CF<sub>4</sub> reactive ion etching (RIE) at a pressure of 20 mT with a gas flow of CF<sub>4</sub>/O<sub>2</sub>:20/2 sccm. The slope of the sidewalls was engineered by varying the pressure in the RIE, the over-etch time and the  $CF_4/O_2$  ratio. In order to obtain self-aligned slanted FPs, gate metals were e-beam evaporated on the samples rotating at an angle of 15° to the incident metal flux. For suppressing the parasitic air breakdown, which occurs at air regions adjacent to the gate-drain area, after the passivation, AlGaN/GaN HFETs with slanted FPs were immersed in Fluorinert FC-77 (which is a high dielectric strength liquid). This resulted in devices with breakdown voltages as high as 1900 V, while the breakdown voltage of devices with the same geometry and epilayer structure but with a conventional gate (i.e. without FP) was around 200 V.



Figure 1. 5 Schematic cross section of an AlGaN/GaN HFET with a slanted FP [33].



Figure 1. 6 Schematic of an overhanging structure [33].

Deguchi *et al.* [34] have fabricated a linearly graded FP by PECVD of two layers of 3.0  $\mu$ m-thick SiO<sub>2</sub> and 100 nm-thick phosphosilicate-glass (PSG) on the AlGaN/GaN epilayer. The top deposited insulating layer was then coated with the photoresist, patterned and dipped in BHF for the wet etching of the underlying layers. As shown in Figure 1. 7, due to the difference in the etching rate of the SiO<sub>2</sub> and PSG, a linearly graded pattern is developed. The slope of the graded SiO<sub>2</sub> was engineered with altering the phosphorus concentration in PSG layer. It is shown in this work that as the phosphorus concentration increases the slop ( $\theta$ ) of the SiO<sub>2</sub> layer reduces. Results from I-V characteristics demonstrate R<sub>on</sub> and V<sub>BR</sub> of 4.2 m $\Omega$ cm<sup>2</sup> and 830 V at gate-drain spacing of 10  $\mu$ m, respectively. Figure 1. 8 shows a schematic cross section of a fabricated AlGaN/GaN HFET with a linearly graded FP and coated with polyimide, which is used to prevent surface breakdown.



Figure 1. 7 Schematic of the wet etching of SiO<sub>2</sub>/PSG [34].



Figure 1. 8 Schematic cross section of an AlGaN/GaN HFET with graded FP [34].

Suemitsu *et al.* [35] have developed slanted FPs using multi-step SiCN. The composition ratio of C and N in the 200 nm deposited SiCN layer is dependent on the flow rate of the carrier gasses (i.e.  $H_2$  and  $NH_3$ ) in the PECVD reactor. As shown in Figure 1. 9, this composition ratio affects the cross-sectional shape of the etched SiCN. Based on secondary ion mass spectroscopy (SIMS) analysis, carbon/nitrogen composition ratio was 3:1 (1:3) in the SiCN samples with the carrier gas of  $H_2$  ( $NH_3$ ). Due to the dependence of the etching rate on carbon/nitrogen composition, by gradually (10 steps and more) varying the mixture ratio of the carrier gases (i.e.  $H_2$  and  $NH_3$ ) in the PECVD reactor, a slant SiCN sidewall was obtained. After SiCN layer deposition, an e-beam lithography was performed to define the gate pattern, after which SiCN was etched by  $C_2F_6$  RIE at 2 Pa with an RF power of 100W, followed by SF<sub>6</sub> RIE at 5 Pa with an RF power of 50W. As illustrated in Figure 1. 10, Ni/Au (20/170 nm) was evaporated normal to the sample for the gate metal and for FP metallization the sample was tilted so that the deposition was performed only at the drain side of the SiCN sidewall. At the end, contact holes were opened on Ohmic electrodes followed by evaporation of Ti/Pt/Au as pad metals (20/20/350 nm).

One key element in examining the efficiency of a FP is to investigate the quality of the interface between the dielectric and the semiconductor, which is made possible by evaluating the density of traps at this interface. To this end, Suemitsu *et al.* have characterized threshold voltage instability of sample metal insulator HFETs with the same epitaxial structure as the HFETs with FP. Results show that the trap density value estimated for the SiCN/AlGaN interface is smaller than those reported for SiN/AlGaN and Al<sub>2</sub>O<sub>3</sub>/AlGaN. The low trap density at the SiCN/AlGaN interface is attributed to the hydrogen annealing at 350°C (i.e. during SiCN deposition in the PECVD reactor), which improves the surface morphology and eliminates surface contaminations [36]. Results from I-V characterization of the devices with FP deposition in 3,4 and 10 steps show that by increasing the number of steps in SiCN deposition, a higher transconductance, breakdown voltage (from 84 V (3 steps) to 134 V (10 steps)) and suppression in the current collapse is observed. In addition, by increasing the number of deposition steps an enhancement in the maximum current gain cutoff frequency is achieved, which is partially due to the improved transconductance.



Figure 1. 9 Cross-sectional SEM images of the etched SiCN (upper panels), cross-sectional sketches of the etched SiCN (middle panels) and illustration of the flow rate of the carrier gases during PECVD (lower panels). The carrier gas is (a) abruptly changed from H<sub>2</sub> to NH<sub>3</sub> and (b) gradually changed over 10 steps from H<sub>2</sub> to NH<sub>3</sub> [35].



Figure 1. 10 Schematic of the gate and FP metal deposition [35].

Ma *et al.* [37] have proposed a new concept of field-plating, which instead of variation in the slope of the gate metal or the dielectric layer, modulates the pinch-off voltage by varying the width of the triple-gate 3D HFET. They have illustrated that, by smoothly changing the width of the channel the pinch-off voltage changes gradually and the breakdown voltage improves. In this work, slanted tri-gate devices were fabricated by first etching the AlGaN/GaN epitaxial layer into mesas with a slanted width and a depth of ~160 nm. This step was followed by deposition of 20 nm of Al<sub>2</sub>O<sub>3</sub> by atomic layer deposition as the gate dielectric and then gate metallization. These devices offer a high breakdown voltage of 1350 V at gate-drain spacing of 10  $\mu$ m, which is an increase of about 500 V in V<sub>BR</sub> compared to the counterpart planar devices. Top-view SEM image and cross-sectional schematic of the slanted tri-gate metal-oxide-semiconductor high electron mobility transistor (MOSHEMT) is shown in Figure 1. 11.





### 1.4 Research objective

Due the significance of high voltage operation of the transistors used in high-power/highfrequency applications and based on the drawbacks of field-plate implementation as the mainstream technique for improving the breakdown voltage, the goal of this research is to enhance the breakdown voltage in GaN-channel HFETs without adding to the gate capacitance and the additional steps required in the fabrication process. Considering the depleting effect of the negatively charged sidewall surface states in engineering the two-dimensional electron gas (2DEG) density and hence channel resistivity [38][39], the present work has assessed the suitability of isolation feature geometry and surface states in improving the breakdown voltage, via the simulation and device fabrication. In addition, I have compared high power and high frequency figures of merit of these HFETs to identify the effectiveness of the proposed device structure for these applications. As a part of this thesis, the effect of isolation feature geometry on the reverse gate leakage, which is considered as one of the impeding factors in full-scale commercialization of these HFETs, has been explored.

## Chapter 2

## Correlation between sidewall surface states and off-state breakdown voltage of AlGaN/GaN HFETs

The contributions of this chapter have been already published and most of the materials are taken from [40].

### 2.1 Introduction

As mentioned in chapter 1, over the past few years enormous progress has been made in improving the off-state breakdown voltage of GaN-based HFETs by formulating solutions based on diminishing the peak of the drain induced electric field at the drain edge of the gate electrode. In most of these solutions a large gate-drain spacing along with a field-plate is adopted to improve BV<sub>off</sub> [41],[42],[43]. So far, implementing multiple field-plates [31], 3-D field-plates [44], and slanted variety field-plates [3],[33],[37],[45], have been demonstrated to be capable of smoothening the electric field profile and boosting the breakdown voltage to values even well exceeding 1 kV. Although employing FP is effective in realization of high breakdown voltage HFETs, the resulting augmented gate capacitance has been demonstrated to limit the high frequency figures of merit of these transistors. This is less of a problem for those transistors with slanted field-plates, since due to their geometry the size of the added capacitance is smaller

[3],[33], [37],[45]. However, obtaining slanted FP configuration requires precise control over the thickness and slope of the dielectric material layer, maintaining which is extremely difficult and challenging.

Recently, many attempts have been made to improve the off-state breakdown voltage of IIInitride HFETs without laborious engineering of the slope and thickness of the dielectric material layer under the field-plate. These techniques mainly rely on the so-called perforated channel layout [46] in which the channel is partially removed in the gated region [37],[46],[47],[48],[49],[50],[51],[52]. While these techniques can realize field-plates with a simpler fabrication process, they still suffer from the parasitic effect of FP implementation, which degrades the high frequency response.

In addition to exploring field-plates, the asymmetric definition of the 2DEG channel (i.e., higher source-side compared to the drain-side 2DEG concentration) has been also attempted through using the local contribution of strained passivation layers to engineer the in-plane strain and piezoelectric polarization at the III-Nitride heterojunction [53],[54]. This approach has its roots in the polar nature of the 2DEG induction in Wurtzite c-plane III-Nitride heterostructures [55]. This latter solution, which relies on only adding to the resistance of the drain access region, is expected to have a much better chance in preserving the frequency response, while at the same time improving BV<sub>off</sub>. Presence of p-GaN cap which is not self-aligned to the gate electrode is also capable of increasing the resistance of the source and drain access regions and partially depleting the 2DEG channel, hence boosting the BV<sub>off</sub> [56]. Employing such a cap layer that has been successfully demonstrated to deliver AIGaN/GaN HFETs of positive threshold voltage, or in other words enhancement-mode operation, has nonetheless certain disadvantages compared to another

alternative technology for realization of such transistors by simply adjusting the width of isolation feature geometry [57]. One of those disadvantages is that for achieving a transistor of depletion-mode (i.e. of negative threshold voltage) that is often used as a current source side-by-side of the enhancement-mode transistor, the p-GaN cap should either be etched away or to begin with only selectively overgrown in the gated-channel section of the enhancement-mode transistor. As an alternative to the use of strained passivation layers and p-GaN cap, relying on acceptably deterministic set of information on pinning of the fermi level of the non-polar a- and m-planes of Wurtzite III-Nitrides towards inducing a depletion region [38],[58], a novel way of securing the asymmetric definition of 2DEG is expected to yield a reliable design framework. This design framework, nicely fits with the aforementioned technology developed for side-by-side realization of enhancement-/depletion-mode pair of AlGaN/GaN HFETs through properly adjusting the width of the isolation feature geometry.

To the best of the author's, while the possibility of using the correlation between the status of the states on the exposed top surface of the AlGaN barrier and the breakdown voltage has been suggested in [33], investigating the existence and use of such a correlation between the breakdown voltage and the proximity of the channel to the pinned non-polar facets has been overlooked. In this chapter, accordingly I present a novel concept of field plating without incorporation of any physical plate. In this approach, while using a simple fabrication process which unlike FP implementation does not require any additional steps to the fabrication process of a conventional HFET, I take advantage of the large surface to volume ratio of fin isolation features already explored and popular among GaN-based HFETs, in which case surface states play a substantial role in shaping of the electrical characteristics of these devices. Considering the fermi level pinning at sidewall surfaces of GaN grown in <0001> direction and channel depletion in proximity of the
non-polar m- and a-planes of GaN [38],[39],[59], for the first time the suitability of isolation feature geometry and existence of surface states in modifying the profile of the longitudinal electric field, and enhancement of the off-state breakdown voltage, has been assessed.

## **2.2** Device fabrication

I have performed the fabrication of the devices at McGill University Nano-tools Micro-fab facilities. The epitaxial layer structure used in this work is a Ga-face Wurtzite Al<sub>0.25</sub>Ga<sub>0.75</sub>N/GaN heterostructure composed of a 25 nm thick barrier and 1.7 μm thick GaN buffer (which was Fe doped away from the channel) grown on a 4-inch 4-H SiC substrate. As in this project realizing sub-micron gate AlGaN/GaN HFETs of submicron isolation features is attempted and because optical lithography cannot yield such small dimensions, electron-beam (e-beam ) is adopted as the mode of lithography. Modifying the previous process recipe and device layout developed by former members of our group, in compliance with the feature sizes of the fin HFETs, was an important step towards fabrication of high breakdown voltage devices. The following steps are accomplished in modifying the previous fabrication process into a process recipe (Appendix I) capable of realization of AlGaN/GaN HFETs explored in this project:

- Designing new pattern layouts compatible with electron beam lithography (EBL) (i.e., specifications of the e-beam resist and the writing machine) and improving the registration process

- Choosing the appropriate resist in correlation with the specifications of the writing machine (i.e. beam intensity, spot size, accelerating voltage and working distance) and patterns' feature sizes

- Improving source and drain Ohmic contacts by engineering the metal stack (i.e., type of metal and its thickness for each layer) and annealing conditions.

While e-beam lithography is more precise in realization of sub-micron feature sizes in comparison with optical lithography, obtaining a very accurate alignment through this process was challenging in the beginning. In order to improve the alignment between the masking layers during the process of e-beam lithography, I have implemented a variety of registration marks in terms of size and shape as well as distance from the main pattern. Although adding smaller size registration marks is one way to fine tune the alignment, this requires a larger number of registration marks, which leads to higher dosage of electron beam and consequently accumulation of electrons at the surface of the sample, which causes deviation of the electron beam from its designated path. In order to alleviate this problem, one of the remedies that I explored was minimization of the exposure time by reducing the SEM resolution during the alignment. Although this solution was quite a bit useful in alleviating the electron beam deviation, I needed to entertain solutions to rule out this problem. In order to minimize the exposure dosage and consequently accumulation of the electron beam during the registration of gate fingers and gate pad, in addition to reducing the gate pad surface area, which provides a larger separation between the registration marks and gate pad, I have adopted an anti-charging agent (DisCharge H<sub>2</sub>OX2 from DisChem), which was very useful in mitigating the deviation of the electron beam during the gate finger registration.

Due to the small feature sizes of the fins proposed in this work, I have used Ma-N 2403 negative resists, which generates a thin layer of 300 nm with a high resolution of 50 nm.

## 2.2.1 Pattern generation and registration (EBL)

DesignCAD Express 16 is used for generating the patterns required for EBL. The maximum pattern area including the registration marks is limited to  $120 \,\mu\text{m} \times 120 \,\mu\text{m}$ , which is the maximum

dimension of EBL writing field. This restriction limits the number of registration marks and consequently the accuracy of the alignment. Once a pattern was designed, I generated a run file in a nanometer generation pattern system (NPGS) to record the exposure conditions for each drawing element in the pattern. NPGS software is used for performing EBL by controlling the position of the electron beam of the scanning electron microscope (SEM) in accordance with a desired writing pattern.

During the first step of the EBL process, the mesa, fins, and the L-shaped registration marks were registered on the clean and resist-covered sample. In this step a negative resist was used because, all of the surface area of the sample except a small portion (i.e., the mesa/fin and registration marks) was to be etched. The printed registration marks are used as a reference for alignment during the second and third steps of EBL, which is registration of the patterns for the source and drain Ohmic contacts and gate Schottky contact, respectively. After the exposure with the 20 KeV e-beam, the sample was developed in Ma-D 525 to remove the resist from the unexposed area.

### 2.2.2 Etching process

The magnetically-enhanced reactive ion etching (MERIE) by using Cl<sub>2</sub>/Ar plasma in an Applied-Materials P5000 MERIE system was used for etching these patterns followed by removing the resist from the sample with acetone. Table 2. 1 summarizes the adopted parameters in etching based on the previous works in the group [60], [61]. Then the sample was coated with MMA(8.5)MAA-EL11/PMMA-A2 co-polymer positive resist followed by coating with the anticharge agent (DisCharge H<sub>2</sub>OX2) for the second step of EBL, which is registration of Ohmic contacts. Following the exposure of the sample with e-beam at areas defined for the Ohmic contacts, the sample was immersed in DI water for 2 min to remove the anti-charging agent and then developed in MIBK/IPA 1/3 for 30 s to remove the resist from the exposed area.

| Step         | Cl2 flow<br>(sccm) | Ar flow<br>(sccm) | Magnetic<br>Field<br>(Gauss) | Power<br>(W) | Pressure<br>(mTorr) | Time<br>(s) |
|--------------|--------------------|-------------------|------------------------------|--------------|---------------------|-------------|
| 1) Stabilize | 20                 | 10                | 70                           | 0            | 100                 | 10          |
| 2) Etch      | 20                 | 10                | 70                           | 170          | 100                 | 110         |
| 3) Ramp down | 0                  | 60                | 0                            | 50           | 0                   | 10          |

Table 2. 1 Etching parameters.

## 2.2.3 Metallization and annealing process

Prior to the Ohmic contact deposition, the native oxide was removed by dipping the sample in HCl:H<sub>2</sub>O (1:4) solution for 2 minutes. The NEXDEP electron-beam evaporator was used for the metal deposition. The metal stack of Ti/Al/Ni/Au (200Å/1400Å/550Å/450Å) was deposited under the base pressure of  $9 \times 10^{-6}$  Torr. This step was followed by the lift-off in the acetone using ultrasonic bath and rapid thermal annealing (RTA) at 830°C for 30 sec using JetFirst 200 to form the alloyed Ohmic contact to the 2DEG.

Followed by the third step of EBL, which is registration of gate contacts, NEXDEP electronbeam evaporator was used for depositing the Schottky metal stack of Ni/Au (200Å/200Å) for the gate contact. Finally, a standard lift-off process in acetone using ultrasonic bath was performed to remove the resist.

## 2.2.4 Optical lithography

Since the required size of the pads are larger than the maximum writing field of SEM, optical lithography is used for this step. EVG620 mask aligner was used to align the optical mask of the pads with the previously generated patterns and image-reversal lithography using AZ5214

(and developer AZ726) was implemented. The metal stack of Ni/Au (200Å/500Å) was used for the pads using NEXDEP electron-beam evaporator.

SÜSS MicroTec PM5 probing station and Keithley 4200-SCS semiconductor characterization system provided by Concordia University nano-devices lab, was used for on-chip characterization of the fabricated AlGaN/GaN HFETs.

## 2.3 **Results and discussion**

On the basis of the research presented in [39] on the role of sidewall surface states in engineering the 2DEG among AlGaN/GaN HFETs, in this work I have conservatively approached the exploration of the role they can play in improving the off-state breakdown voltage of these transistors. To this end, I have investigated the electrical characteristics of HFETs with three different isolation feature geometries, including conventional mesa, non-slanted fin, and slanted fin (Figure 2. 1). Whereas in the slanted fin structure, the tapering angle and the position from which the sidewall tapering starts seem to be parameters worthy of proper selection, as indicated in the inset of Figure 2. 1 (c), in the present study I have quite arbitrarily taken these values as  $15^{\circ}$  and 2  $\mu$ m away from the drain-edge of the gate, respectively. Since in this stage of the study, the primary target was the evaluation of the relevance of surface states as a non-physical field-plate to improving the off-state breakdown characteristics, and, by the same token, to a lesser extent assessing the degree of improvement in device linearity, I did not entertain the idea of tapering the fins also on the source side of the channel.



Figure 2. 1 3-D schematic illustration of the transistors built on (a) conventional mesa, (b) nonslanted fin, and (c) slanted fin, inset: close-up around a slanted fin indicating the tapering angle and the position from which the sidewall tapering starts.

## 2.3.1 Experimental results

In proving the concept of surface states as a non-physical field-plate, in the present study I have adopted dimensions that are relatively conservative (i.e., I have neither aggressively minimized the isolation feature width nor the gate length). Among the fabricated transistors, the width of the channel is respectively 44  $\mu$ m and 0.8  $\mu$ m in the conventional mesa and in the gated region of each fin of the non-slanted/slanted fin HFETs. As indicated in Figure 2. 1 (c), in slanted isolation features fin is tapered 2  $\mu$ m away from the drain edge of the gate towards the drain where its width reaches 2.4  $\mu$ m. In the HFETs of the fin-type (either slanted or non-slanted) there are 10 fins with a separation of 4  $\mu$ m from one another in the gated-part of the fins. All of the fabricated devices have L<sub>G</sub> (gate length) of 1  $\mu$ m, L<sub>GS</sub> of 3  $\mu$ m, and L<sub>GD</sub> of 5  $\mu$ m.



Figure 2. 2 Normalized transfer characteristics and variation of gate transconductance  $(G_m)$  and its first derivative versus  $V_{GS}$  for (a) conventional mesa, (b) non-slanted fin and (c) slanted fin HFETs.

Consistently observed (i.e. among 4 identical HFETs) normalized gate transconductance and transfer characteristics of the HFETs with isolation features depicted in Figure 2. 1, are presented in Figure 2. 2. The threshold voltage is -3 V, -2.5 V, and -2.5 V for the conventional mesa, nonslanted fin, and slanted fin HFETs, respectively. The less negative threshold voltage of the two fin varieties, which have the same fin width in the gated area, shows that a better electrostatic control is offered over the intrinsic gated channel of HFETs realized on fins of smaller widths. Probable causes of the positive shift at mesas of smaller widths are the triple-gate effect [57], peel force development (hence, strain minimization) [62], and the presence of surface states at the sidewall facets, which is believed to be the dominant mechanism for this positive shifting [39]. In [39] where the variation of threshold voltage with geometry is investigated, it has been shown that for isolation feature geometries that provide sidewalls of very close proximity to the center of the channel in the gated area, even in absence of sidewall covering gate electrodes, due to fermi level pinning of the sidewalls the experimentally observed positive shift in the threshold voltage of AlGaN/GaN HFETs can be replicated.

In Figure 2. 2, it is also observed that in fin-type devices, although to different degrees, the peak of the extrinsic gate transconductance  $(G_m)$  is broader and its first derivative versus gatesource voltage  $(V_{GS})$  (i.e.,  $G'_m$ ) is smaller in comparison with the conventional mesa HFET, which is an indication of better device linearity of the explored fin isolation feature geometries. This could be owing to the role played by the sidewall gating in reducing the possibility of leaking the 2DEG wave function to the low-mobility AlGaN barrier at less negative  $V_{GS}$  values and the effect of the higher resistance of the source access region in serving as a negative feedback loop (essentially leading to improved device linearity in common source measurement configuration). The same role played by the larger source access resistance of the fin type devices, as expected causes a degradation in the extrinsic gate transconductance at  $V_{GS}$  values where the  $G_m$  of the mesa type device shows a peak. At this point in the analysis, I leave the description of the possible causes for the observed differences among the  $G_m$ - $V_{GS}$  characteristics of the two fin-type devices for a more appropriate place towards the end of this section.



Figure 2. 3 Log-scale normalized gate current versus gate-source voltage of the conventional mesa (dashed line), non-slanted fin (solid line), and slanted fin HFET (dotted line) at  $V_{DS} = 0$  V.



Figure 2. 4 Log-scale normalized drain current and gate current versus gate-source voltage of the conventional mesa (dashed line), non-slanted fin (solid line), and slanted fin HFET (dotted line) at  $V_{DS} = 10$  V.

As shown in Figure 2. 3, while all devices demonstrating a low level of normalized gate leakage, the gate leakage is higher in the fin-type devices in comparison with the mesa type device. This is in agreement with the observations of [63] and chapter 4, which attribute this to the sidewall leakage. The subthreshold characteristics is presented in Figure 2. 4. As shown in this figure, the subthreshold swing (SS) is 80 mV/dec for the slanted and non-slanted fin structures, and 100 mV/dec for the conventional mesa device. The better SS value of the fin-type devices is due to the better channel controllability of these structures. The I<sub>on</sub>/I<sub>off</sub> ratio is about  $1.7 \times 10^9$ ,  $3.8 \times 10^8$  and  $2.3 \times 10^8$  for the conventional mesa, non-slanted fin, and the slanted fin HFETs, respectively. This figure also shows that at higher values of V<sub>DS</sub>, not unlike the observations made in Figure 2. 3, the amount of gate leakage is higher in slanted and non-slanted fin HFETs compared to the conventional mesa HFET. This can explain the small degradation of the I<sub>on</sub>/I<sub>off</sub> ratio among fin-type devices.

As illustrated in Figure 2. 1-Figure 2. 4, among the explored fin-type devices, since they are of identical geometry in the gated part of the fin, the device characteristics such as gate-leakage and threshold voltage, which are rooted in the gated part of the channel, are virtually same.



Figure 2. 5  $I_D$ -V<sub>DS</sub> at V<sub>GS,Eff</sub>= -0.5 V of the conventional mesa (dashed line), non-slanted fin (solid line), and slanted fin (dotted line) HFETs.

Appreciating the difference among the threshold voltages of the different explored device types, in order to investigate the effect of isolation feature geometry and sidewall surface states on the off-state breakdown characteristics, drain current-voltage ( $I_D-V_{DS}$ ) characteristics of the conventional mesa, non-slanted fin, and slanted fin HFETs are explored at  $V_{GS,Eff}$ = - 0.5 V (Figure 2. 5), where  $V_{GS,Eff}$  is defined as  $V_{GS}$  -  $V_{th}$ . Here I have defined breakdown voltage as the drain voltage at which the onset of an exponential increase in the drain current occurs. Based on this definition, as indicated on Figure 2. 5, the off-state breakdown voltage is 116 V, 163 V, and 157 V for the conventional mesa, non-slanted fin, and slanted fin HFETs, respectively. In these measurements, the devices were observed to undergo avalanche destructive breakdown. Providing evidence for channel and not barrier breakdown, during the measurements no exponential increase in  $I_G$  and physical damage to the gate electrode was noted. The choice of the value of  $V_{GS,Eff}$  was made due to the authors' limited measurement capacity to a maximum of 200 V. Biasing the gate further below the threshold voltage has been observed to boost the breakdown voltage to values beyond this measurement capacity. This is probably due to scarceness of electrons in the depleted channel, which is a requirement of impact ionization to inflict avalanche breakdown.

Following an earlier work of the group [39], I speculate that the substantial enhancement of the breakdown voltage obtained by mere shrinking of the mesa width from tens of micrometers (in the conventional mesa) to sub-micrometer (in the fin isolation feature) has its roots in the depleting effect of the negatively charged surface states at the sidewalls, which becomes more dominant when the distance between the isolation feature sidewalls is smaller. Accordingly, I speculate that when the width of the mesa is reduced, due to the increase of the resistance imposed on the drain access region of the transistor, the drain induced electric field along the channel is redistributed in a form that the peak of the electric field at the drain-edge of the gate, which is responsible for the channel breakdown, is substantially reduced at a given drain-source voltage. Therefore, by minimizing the width of the isolation feature for the same vertical device structure and overall lateral dimensions, it will be a higher drain voltage that triggers the impact ionization process.

Since the explored Ga-face Wurtzite AlGaN/GaN epilayer is a polar material in which the high concentration 2DEG yields a very small sheet resistance, if not for the pinning at the sidewalls and partial channel depletion due to that, for increasing the resistance of the drain access region to arrive at the same goal, I will be needing to reduce the width of the isolation feature in these parts of the channel very aggressively (probably down to just a few nanometers).

It is worthwhile indicating that the respective 40% and 35% enhancement of the breakdown voltage quite consistently observed and reported in Figure 2. 5 for the non-slanted and the slanted

fin HFETs are achieved without incorporation of any field-plate and the associated addition to the gate capacitance and fabrication complexity. Evidently, the sidewall gating in the fin isolation features produces a larger gate capacitance. However, owing to the major advantages of this topology, this additional gate capacitance is a price that has been already afforded in realizing AlGaN/GaN HFETs [57]. What the presented results are showing is that further addition to this capacitance by incorporating 3-D field-plates in the drain access region can be avoided.



Figure 2. 6 Normalized, output characteristics of the conventional mesa (dashed line), nonslanted fin (solid line), and slanted fin (dotted line) HFETs.

Since power devices require simultaneous superior breakdown voltage and output current, I have investigated the on-state characteristics of the HFETs with the aforementioned isolation feature geometries. Based on Figure 2. 6, the on-resistance at  $V_{GS,Eff}=2$  V is 8  $\Omega$ -mm, 9.6  $\Omega$ -mm and 8.5  $\Omega$ -mm for the conventional mesa, non-slanted fin, and slanted fin HFETs, respectively. I speculate that the smaller value of the on-state resistance among the HFETs with slanted fins compared to those of non-slanted fins has roots in the tapered structure and the less pronounced effect of negatively charged sidewall surface states in depleting the channel where there is further separation between the sidewalls of the fin towards the drain end of the channel of a slanted fin.

This speculation is compatible with the one made earlier on the topic of the observed improvement to the off-state breakdown voltage.



Figure 2. 7 Normalized gate transconductance (G<sub>m</sub>) versus V<sub>GS,Eff</sub> for conventional mesa (dashed line), non-slanted fin (solid line), and slanted fin (dotted line) HFETs at V<sub>DS</sub>=10 V.

Based on these observations, I can now revisit the data presented in Figure 2. 2. Figure 2. 7 depicts the transconductance content of the three panels of Figure 2. 2 superimposed on each other, while to present a more convenient basis of comparison between the three normalized  $G_m$ -V<sub>GS</sub> characteristics, the horizontal axis instead of  $V_{GS}$  has been changed to the effective gate-source voltage. For the two fin type devices, what I am observing is that up until  $V_{GS,Eff}$  of about +1 V, the two devices virtually follow the same characteristics. However, as for higher values of  $V_{GS,Eff}$  and essentially I<sub>D</sub>, the gate transconductance of the slanted fin variety surpasses that of the other. As for this observation, in this chapter whose focus is not on the gate transconductance but the breakdown characteristics, I can only speculate that a possible reason for this observation can be found in the explanation linked to drain-induced barrier lowering phenomenon (known as DIBL).

Accordingly, for a given  $V_{DS}$ , the higher the  $I_D$ , a relatively larger part of  $V_{DS}$  is dropped across the drain-access resistance of a transistor that has a higher value of this resistance (i.e. for the nonslanted fin). Hence, for the slanted variety (where the drain-access region resistance is smaller), the drain-induced channel potential will be higher, and so is the chance for lowering the barrier between the source-access region and the channel. The difference in the amount of lowering of the barrier, which is expected to be more pronounced at higher  $V_{GS,Eff}$ , can be expected to cause an easier population of the channel and improved transconductance in the device that has been relatively more exposed to DIBL. So, while some DIBL seems to be present at a high enough  $V_{DS}$ among both devices, I speculate that the slanted fin-type due to the aforementioned reason would have more of its presence felt at higher values of  $I_D$ .

Since one of the possible applications of the non-physical FP concept that is being explored here is power electronics, in order to quantitatively assess the output power performance, I have investigated the Baliga's figure of merit (BFOM) [41] :

$$BFOM = BV_{off}^2 / R_{on}, (2.1)$$

where  $R_{on}$  ( $\Omega$ .cm<sup>2</sup>) is the specific on-resistance.

Using Eq. (2.1), BFOM among a number of identical devices is consistently calculated as 33 MW/cm<sup>2</sup>, 55 MW/cm<sup>2</sup>, and 58 MW/cm<sup>2</sup> for the conventional mesa, non-slanted fin, and the slanted fin HFETs, respectively. Thus, HFETs with the slanted fin isolation feature geometry can offer better characteristics in terms of output power performance. Having said that, it must be appreciated that there are pros and cons to every new alternative technology. When AlGaN/GaN HFETs are made on array of fins instead of a wide mesa isolation geometry, the normalized current is going to suffer. Without changing the epilayer in the case of power transistors, overcoming the problem of lowered current-drive when current density is deteriorated would mean using larger

arrays of fins between the drain and source (and incurring the cost of larger chip size). But not all is negative, since such a problem can be addressed by implementing the proposed idea instead of on a single channel epilayer on a multi-channel epilayer structure [64].

Whereas the reported fabrication technology purposefully did not take advantage of any of the surface passivation techniques popular among III-Nitride HFETs, the studied devices did not show any sign of gate-lag, shifting of the threshold voltage, and frequency dispersion in gate-transconductance and output resistance both before and after the indicated tests. While the measurements were all performed under room light (hence with no substantial UV exposure), lack of these observations indicate the absence of dominant trapping/de-trapping processes at the exposed surfaces. This observation corroborates the deep nature of the abovementioned sidewall surface states, and consistent fermi level pinning at those states.

It should be noted that the presented experimental data here, is based on the average value of the measured transfer and output characteristics of 4 identical HFETs of each type and the maximum variation from the average is 4%.

#### 2.3.2 Simulation results

To substantiate the speculations presented in the previous section, I have conducted device simulations employing COMSOL Multiphysics [65] to calculate the electric field responsible for the channel breakdown (i.e. in order to investigate the effect of sidewall surface states and suitability of isolation feature geometry on improving the off-state breakdown voltage). The layer structure of the simulated HFETs consists of 25 nm thick  $Al_{0.25}Ga_{0.75}N$  barrier layer with UID donor concentration of  $10^{15}$  cm<sup>-3</sup>, 50 nm thick GaN channel layer with UID donor concentration of  $10^{15}$  cm<sup>-3</sup>, 50 nm thick GaN channel layer with UID donor concentration of  $10^{14}$  cm<sup>-3</sup>, and 150 nm GaN buffer layer with acceptor concentration of  $5 \times 10^{16}$  cm<sup>-3</sup>. The three isolation feature geometries that I have simulated (shown in Figure 2. 8) include two relatively narrow non-slanted fins with widths (W) of 100 nm and 50 nm, and a slanted fin with width of 50

nm extending from the source contact through the gated channel which tapers to 100 nm at the drain end of channel. For the three simulated device categories  $L_G=0.7 \ \mu m$ ,  $L_{GS}=0.7 \ \mu m$ , and  $L_{GD}=2 \ \mu m$ . The choice of much smaller lateral and vertical dimensions of the simulated devices compared to the fabricated HFETs is due to the long computation time of the required 3D simulations.



Figure 2. 8 3-D schematic illustration of the simulated devices (a) 100 nm-wide fin, (b) 50 nm-wide fin, and (c) slanted fin.

According to the literature, at non-polar facets of GaN due to the presence of acceptor sidewall surface states, the fermi level is pinned 0.6 eV below the conduction band edge [38], [66]. The density of the sidewall surface states that causes fermi level pinning at this level is  $>10^{13}$  cm<sup>-2</sup>. However, incorporation of this high density of surface states requires an ultra-fine mesh which due to 3D nature of our simulations renders the computations long and inhibiting. Therefore, I have assumed a smaller value of  $2 \times 10^{12}$  cm<sup>-2</sup> (in all simulations unless otherwise stated), which produces the onset of pinning at AlGaN/GaN HFET sidewalls. A surface charge density of 0.028 C/m<sup>2</sup> was added to the AlGaN and GaN interface to induce a 2DEG concentration of  $1.15 \times 10^{13}$  cm<sup>-2</sup> to the channel of the Al<sub>0.25</sub>Ga<sub>0.75</sub>N/GaN heterostructure [67].

In the simulations, I have assumed source and drain contacts as ideally Ohmic and the gate as a Schottky contact with metal work function of 5.2 eV. The transport characteristics that I have implemented in our simulations is based on the drift-diffusion formalism in which I have adopted the field-dependent electron mobility ( $\mu_n(E)$ ) using Caughey and Thomas model [68] represented by Eq. (2.2):

$$\mu_n(E) = \frac{\mu_{n,low}}{(1 + \frac{\mu_{n,low} \times |E_X|}{v_{n,sat}})},$$
(2.2)

where  $\mu_{n,low}$  is the low-field electron mobility,  $E_x$  is the longitudinal electric field, and  $v_{n,sat}$  is the electron saturation velocity. The relevance of consideration of the well-known peak of electron velocity and also presence of inflection points in the steady-state drift transport characteristics of AlGaN/GaN channel in modeling these HFETs has been already investigated [69],[70],[71]. Whereas for short-channel and short-gate HFETs, enjoying very small drain and source contact resistances, such an undertaking has been reported to have tangible impacts, considering the conservative dimensions of the experimentally and theoretically explored transistors, overlooking these effects and adopting the Caughey and Thomas field-dependent mobility model is deemed reasonable. Device parameters used in the simulations are summarized in Table 2. 2 [72].

To study the breakdown behavior, I have incorporated the effect of impact ionization using the following equations:

$$\alpha = 4.48 \times 10^8 exp\left(-\frac{3.39 \times 10^7}{|E_x|}\right),\tag{2.3}$$

$$\beta = 7.13 \times 10^6 exp(-\frac{1.46 \times 10^7}{|E_x|}), \tag{2.4}$$

in which  $\alpha$  represents the electron and  $\beta$  represents the hole ionization rates [73].

| Parameter                                        | Value ( $Al_{0.25}Ga_{0.75}N$ )               | Value (GaN)                                   |
|--------------------------------------------------|-----------------------------------------------|-----------------------------------------------|
| Static relative permittivity ( $\varepsilon_r$ ) | 8.8                                           | 8.9                                           |
| Bandgap $(E_g)$                                  | 3.9 (eV)                                      | 3.39 (eV)                                     |
| Electron affinity $(\chi_0)$                     | 3.2 (eV)                                      | 4.1 (eV)                                      |
| Effective density of states, Valance band        | $4.6 \times 10^{19}  (\text{cm}^{-3})$        | $4.6 \times 10^{19} \ (\text{cm}^{-3})$       |
| $(N_{V0})$                                       |                                               |                                               |
| Effective density of states, Conduction          | $2.3 \times 10^{18} \text{ (cm}^{-3}\text{)}$ | $2.3 \times 10^{18} \text{ (cm}^{-3}\text{)}$ |
| band $(N_{C0})$                                  |                                               |                                               |
| Electron mobility $(\mu_{n,low})$                | $10 (\mathrm{cm}^2 \mathrm{V}^{-1} s^{-1})$   | $1000 (cm^2 V^{-1} s^{-1})$                   |
| Hole mobility $(\mu_{p,low})$                    | $5 (\mathrm{cm}^2 \mathrm{V}^{-1} s^{-1})$    | $200 (\mathrm{cm}^2 \mathrm{V}^{-1} s)$       |
| Electron saturation velocity $(v_{n,sat})$       | $1.1 \times 10^{7} \text{ (cm/s)}$            | $1.5 \times 10^{7} \text{ (cm/s)}$            |

Table 2. 2 Material properties of Al<sub>0.25</sub>Ga<sub>0.75</sub>N and GaN used in simulations.

Figure 2. 9 shows that the breakdown voltage is 74 V, 90 V, 114 V, and 103 V for the 50 nmwide fin with no sidewall surface states, 100 nm-wide fin, 50 nm-wide fin, and the slanted fin HFETs, respectively, where for the last three cases acceptor sidewall surface states are assumed. While in simulations the density of surface states that I assumed (which is  $2 \times 10^{12}$  cm<sup>-2</sup>) is almost one order of magnitude less than the actual value at non-polar facets of AlGaN/GaN HFETs (which is  $>10^{13}$  cm<sup>-2</sup>), the breakdown voltages of simulated HFETs are in the same range as those of the fabricated ones. This is because the width of the fin of the simulated devices is much smaller than that of the fabricated HFETs. Therefore, the effect that a smaller density of surface state can have on the breakdown voltage of an HFET with narrow fins is similar to the effect that a higher density of surface states can have on the breakdown voltage of an HFET with wider fins. Based on these results, the breakdown voltage of the 50 nm-wide fin HFET improves by 35% compared to the same device but with the assumption of no pinning. Among the above-referenced observations, the low breakdown voltage of the HFET with 50 nm-wide fin for which case no pinning was considered, demonstrates that the observation of the improvement in breakdown voltage cannot be seen in association with the triple gating effect of the fin structure. Since in the simulations I was not bound to the aforementioned measurement capacity limitation, they were run at a variety of gate biases where the same conclusion was made. As a representative set, for  $V_{GS,Eff}$ = -1 V, Figure 2. 9 illustrates the breakdown characteristics of the numerically explored transistors.



Figure 2. 9 Normalized I<sub>D</sub>-V<sub>DS</sub> at V<sub>GS,Eff</sub>= -1 V of the 50 nm fin with no sidewall surface states (thin solid line), 100 nm fin (dashed line), 50 nm fin (thick solid line), and slanted fin (dotted line) HFETs, where for the last three cases acceptor sidewall surface states are assumed.



Figure 2. 10 Electric field profile of the 50 nm fin with no sidewall surface states (thin solid line), 100 nm fin (dashed line), non-slanted fin (thick solid line), and slanted fin (dotted line)
HEFTs along the channel and 1 nm below the heterointerface at V<sub>DS</sub>=74 V, where for the last three cases acceptor sidewall surface states are assumed. Left inset: Log-scale around the gate electrode. Right inset: close-up around the gate electrode.

As shown in Figure 2. 10 at  $V_{DS}$  of 74 V (i.e., the breakdown voltage of the 50 nm-wide fin with no sidewall surface states) the peak of the electric field, which is located at the drain-edge of the gate, is 5.4 MV/cm while it is 4.8 MV/cm, 4 MV/cm, and 4.3 MV/cm for the 100 nm-wide fin, 50 nm-wide fin, and the slanted fin HFETs, respectively (where for the last three cases acceptor sidewall surface states are assumed). Furthermore, it is demonstrated that the electric field profile is more distributed towards the drain in fins of narrower widths. These observations clearly show that the electric field peak is reduced by shrinking the width of the fins when the presence of acceptor surface states is assumed on the sidewalls. This is because in narrower fins which benefit more from the depleting effect of the negatively charged sidewall surface states, a more resistive path is imposed on the drain access region.

# 2.4 Conclusion

A new approach for enhancing the breakdown voltage of AlGaN/GaN HFETs was presented. Measurements on the HFETs of 3 different isolation feature geometries demonstrate that sidewall surface states can play a significant role on the breakdown characteristics. This effect is more pronounced in devices built on isolation features with smaller widths. Although the non-slanted fin isolation feature geometry takes further advantage of the sidewall surface states in terms of channel depletion, it can fall short of satisfying the high current density in the on-state, which is also a requirement for high power applications. The slanted-fin isolation feature geometry which I presented here, while fulfilling a higher breakdown voltage in comparison to the HFETs of conventional mesa isolation feature geometry, can deliver a current density more than what is acquired from the non-slanted fins of equal dimensions in the gated channel. According to the presented results, the technique of reducing the mesa width for arriving at the very popular and heavily pursued enhancement-mode AlGaN/GaN HFETs has been shown to yield at the same time the possibility of boosting the breakdown voltage if the mesa width is not shrunk just in the gated part of the channel, but also in the drain access region.

# **Chapter 3**

Comparative investigation of the impacts of isolation feature geometry and field-plate as techniques used in improving the off-state breakdown voltage on the frequency response of AlGaN/GaN HFETs

# **3.1 Introduction**

Due to the superb material and device characteristics such as high breakdown voltage, high saturation velocity, low carrier effective mass, high thermal conductivity, and high twodimensional electron gas (2DEG) density, GaN-based HFETs have emerged as excellent choices for millimeter-wave high-power applications [74]. While even from very early on AlGaN/GaN HFETs have demonstrated excellent power performance at relatively lower frequencies (e.g. 30 W/mm at 4 GHz [75]), despite the growing interest they have continued to show limitations in sub-millimeter wave applications such as satellite, advanced radar, and broadband wireless communication [76]. Due to the often observed trade-off between the high frequency figures of merit such as unity current-gain cutoff frequency ( $f_T$ ) and the breakdown voltage, thus far simultaneous improvement in BV<sub>off</sub> and  $f_T$  (among other high frequency FOMs) has been found challenging. Accordingly, much research is being conducted to improve among others the Johnson's figure of merit (JFOM= $f_T \times BV_{off}$ ), which is a metric for comparing high power microwave devices. Just to name a few records, Johnson *et al.* have reported a JFOM of 3.6 THz.V (=18 GHz × 200 V) for AlGaN/GaN HFETs on Si substrate [77], Yang *et al.* have realized a high JFOM of 10.4 THz.V (=69 GHz × 151 V) for T-gate thin barrier AlGaN/GaN HFETs with a TiN-based source ledge [78]. In addition, employing a field-plate Ando *et al.* have achieved a JFOM of 3.2 THz.V (=2 GHz × 160 V) on SiC substrate [79].

In this chapter, employing COMSOL Multiphysics [65] I have investigated the effect of isolation feature geometry and field-plate on the off-state breakdown voltage and unity current-gain cutoff frequency of the AlGaN/GaN HFETs to compare the JFOM among these devices.

# **3.2** Physics and material properties used in simulations

Device parameters used in the simulations have been already summarized in Table 2. 2, while the transport and ionization rates have been also presented in section 2.3.2.

The mesh is an important component of any numerical model and as a sign of proper convergence it is always important to ensure that the results do not change significantly when the mesh is refined. In this work, I have adopted a triangular mesh for the top plane and swept this mesh into the depth of the structure. I have noticed that in 3-D simulations this is the proper meshing particularly for the gate region. In order to optimize the mesh its density is increased further only in the vicinity of the important junctions and where the structure is slanted and the electric field variation is sharper.

# **3.3 Specifications of the simulated devices**

Not unlike the device presented in section 2.3.2, the layer structure of the simulated HFETs consists of 25 nm thick  $Al_{0.25}Ga_{0.75}N$  barrier layer with UID donor concentration of  $10^{15}$  cm<sup>-3</sup>, 50

nm thick GaN channel layer with UID donor concentration of  $10^{14}$  cm<sup>-3</sup>, and 150 nm GaN buffer layer with acceptor concentration of  $5 \times 10^{16}$  cm<sup>-3</sup>. In all of the present simulations, I have assumed a 2DEG concentration of  $1.15 \times 10^{13}$  cm<sup>-2</sup> and a negative sidewall charge density of  $2 \times 10^{12}$  cm<sup>-2</sup>, which as indicated in chapter 2 produces the onset of pinning at AlGaN/GaN HFET sidewalls.

The source and drain contacts are considered to be ideally Ohmic and a metal work function of 5.2 eV is adopted for the Schottky gate contact. In this study, I have explored  $BV_{off}$ , gate capacitance ( $C_g$ ), gate transconductance, and finally JFOM of AlGaN/GaN HFETs with five different isolation feature geometries, including two non-slanted fins that are 50 and 200 nm wide and three slanted fin categories that are 50 nm wide at the source and gate regions and 200 nm wide at the drain side. Among the slanted fin categories, the position at which the tapering of the isolation feature occurs is a varying parameter which with respect to the drain-edge of the gate are adopted to be 0, 0.5 and 1  $\mu$ m. Among these, the values of  $L_G$ ,  $L_{GS}$  and  $L_{GD}$  are 0.6, 0.8 and 2  $\mu$ m, respectively.

In addition, I have investigated the effect of implementing FPs with different specifications (including length ( $L_{FP}$ ), thickness ( $t_{FP}$ ) and relative permittivity ( $\epsilon_r$ ) of the dielectric material layer under the FP), on the BV<sub>off</sub> and C<sub>g</sub> of the 200 nm-wide non-slanted fin HFET.

In these simulations, I have considered the 3D configuration of the gate and FP and the total calculated gate capacitance is the combination of the 3D gate and FP capacitances. Furthermore, in all simulations the gate length, gate-drain and gate-source spacings are identical while the isolation feature width and FP specifications are varying parameters. Table 3. 1 and Table 3. 2 represent the summarized specifications of the simulated devices.

| Type of         |                                                    | Gate width | Fin width at the drain edge | Tanering position with respect to |
|-----------------|----------------------------------------------------|------------|-----------------------------|-----------------------------------|
| i ype or        | $\mathbf{L}_{G}, \mathbf{L}_{GD}, \mathbf{L}_{GS}$ | Gate widdi | Fin which at the drain edge | rapering position with respect to |
| HFET            | (µm)                                               | (nm)       | (nm)                        | the drain-edge of the gate (µm)   |
| Non-slanted     | 0.6, 2, 0.8                                        | 50         | 50                          | NA                                |
| narrow fin      |                                                    |            |                             |                                   |
| Slanted fin I   | 0.6, 2, 0.8                                        | 50         | 200                         | 0                                 |
| Slanted fin II  | 0.6, 2, 0.8                                        | 50         | 200                         | 0.5                               |
| Slanted fin III | 0.6, 2, 0.8                                        | 50         | 200                         | 1                                 |

Table 3. 1 Specifications of the slanted and non-slanted narrow fin HFETs without FP.

Table 3. 2 Specifications of the wide fin HFETs with and without FP.

| Type of HFET         | $L_G, L_{GD}, L_{GS}(\mu m)$ | Gate width (nm) | ٤r | LFP, tFP (µm) |
|----------------------|------------------------------|-----------------|----|---------------|
| Wide fin without FP  | 0.6, 2, 0.8                  | 200             | NA | NA            |
| Wide fin with FP I   | 0.6, 2, 0.8                  | 200             | 4  | 0.5, 0.1      |
| Wide fin with FP II  | 0.6, 2, 0.8                  | 200             | 4  | 0.5, 0.05     |
| Wide fin with FP III | 0.6, 2, 0.8                  | 200             | 4  | 0.5, 0.2      |
| Wide fin with FP IV  | 0.6, 2, 0.8                  | 200             | 8  | 0.5, 0.1      |
| Wide fin with FP V   | 0.6, 2, 0.8                  | 200             | 4  | 1, 0.1        |
| Wide fin with FP VI  | 0.6, 2, 0.8                  | 200             | 4  | 1.5, 0.1      |

# **3.4 Transfer characteristics**

As shown in Figure 3. 1, the threshold voltage and the gate transconductance of the narrow non-slanted fin are -0.3 V and 6.5  $\mu$ S, respectively. I have also assessed the transfer characteristics of the slanted fin I, II, and III and observed that the value of V<sub>th</sub> and G<sub>m</sub> are the same as the non-slanted fin demonstrated in Figure 3. 1. Figure 3. 2 demonstrates that V<sub>th</sub> and G<sub>m</sub> of the wide fin HFET are -3.2 V and 24  $\mu$ S, respectively. Note that the wide fin HFETs with FP I, II, III, IV, V and VI have the same V<sub>th</sub> and G<sub>m</sub> values as the wide fin HFET without FP, shown in Figure 3. 2. It is worth mentioning that, the normalized value of the simulated G<sub>m</sub> of the wide fin HFET is 120

mS/mm which is the same as the normalized measured value of  $G_m$  of the fabricated HFETs presented in chapters 2 and 4.



Figure 3. 1  $I_D$  (solid curve) and  $G_m$  (dashed curve) versus  $V_{GS}$  of the narrow fin HFET.



Figure 3. 2  $I_D$  (solid curve) and  $G_m$  (dashed curve) versus  $V_{GS}$  of the wide fin HFET.

The positive 2.9 V shift of the threshold voltage observed between Figure 3. 1 and Figure 3. 2 is due to the triple gate and the depleting effect of the negatively charged sidewall surface states.

## **3.5** Off-state I<sub>D</sub>-V<sub>DS</sub> and electric field profile

In order to compare the effect of isolation feature geometry and FP on  $BV_{off}$  of the AlGaN/GaN HFETs, as summarized in Table 3. 1 and Table 3. 2, I have simulated the I<sub>D</sub> versus  $V_{DS}$  characteristics of the non-slanted fin HFETs of two different widths, slanted fin HFETs of three different tapering angles, and non-slanted wide fin HFETs with six different FP specifications at  $V_{GS-Eff}$  of -0.5 V. It is worth mentioning that while I have adopted three values of  $L_{FP}$ , three values of  $t_{FP}$  and two values of  $\varepsilon_r$ , instead of simulating eighteen (i.e.  $3 \times 3 \times 2$ ) HFETs with different FP specifications, I have simulated only six combinations of these variables. The reason behind this selection is explained further below in section 3.5.2.

#### 3.5.1 Effect of isolation feature geometry on the off-state breakdown voltage

As demonstrated in Figure 3. 3-Figure 3. 6, following the definition of the off-state breakdown voltage presented in chapter 2,  $BV_{off}$  is 101 V, 69 V, 100 V, and 100 V for the non-slanted narrow fin, slanted fin I, II, and III, respectively. This observation shows that the breakdown voltage of the slanted fin HFETs increase by shifting the tapering point from the drainedge of the gate to a further distance toward the drain. As shown in Figure 3. 5, the breakdown voltage of the slanted fin HFET whose tapering position is 0.5  $\mu$ m away from the drain-edge of the gate approaches that of the non-slanted narrow fin HFET with the same gate width. As demonstrated in Figure 3. 6, there is no more improvement in  $BV_{off}$  by further shifting this point toward the drain.



Figure 3. 3 Log-scale  $I_D\text{-}V_{DS}$  at  $V_{GS\text{-}Eff}\text{=-}0.5$  V of the non-slanted narrow fin HFET.



Figure 3. 4 Log-scale  $I_D\text{-}V_{DS}$  at  $V_{GS\text{-}Eff}\text{=-}0.5$  V of the slanted fin I HFET.



Figure 3. 5 Log-scale  $I_D$ -V<sub>DS</sub> at V<sub>GS-Eff</sub>=-0.5 V of the slanted fin II HFET.



Figure 3. 6 Log-scale  $I_D$ -V<sub>DS</sub> at V<sub>GS-Eff</sub>=-0.5 V of the slanted fin III HFET.

Supporting the observations of chapter 2, as demonstrated in Figure 3. 7 the breakdown voltage of the wide fin HFET is 52 V which is almost 48% smaller than the narrow fin HFET. This indicates that, due to the larger separation of the sidewalls, in the HFET with the wider isolation

feature negatively charged sidewall surface states do not deplete the channel as effectively as in the narrower counterpart thus, its breakdown voltage is smaller.



Figure 3. 7 Log-scale  $I_D$ -V<sub>DS</sub> at V<sub>GS-Eff</sub>=-0.5 V of the wide fin HFET without FP.

### **3.5.2** Effect of field-plate on the off-state breakdown voltage

In this section, I have investigated the effect of FP on the  $BV_{off}$  of the HFET with the wider isolation feature. As mentioned earlier, in this evaluation I have considered three FP variable parameters including length, dielectric permittivity and thickness. In order to minimize the number of simulations, where the basis of optimization is provided in the rest of the discussion, I have first optimized the thickness and permittivity of the dielectric material which is used under the fieldplate. Accordingly, I have assessed the effect of  $L_{FP}$  on  $BV_{off}$  while the optimized values of  $t_{FP}$  and  $\varepsilon_r$  are selected.

## 3.5.2.1 Effect of t<sub>FP</sub> on BV<sub>off</sub>

As shown in Figure 3. 8,  $BV_{off}$  of the wide fin HFET with FP I (in which  $L_{FP}$ ,  $t_{FP}$  and  $\varepsilon_r$  are respectively, 0.5  $\mu$ m, 0.1  $\mu$ m and 4) is 190 V, which is a 265% improvement in  $BV_{off}$  compared to

the same device with no FP (Figure 3. 7). This indicates that while  $BV_{off}$  is 48% increased by just shrinking of the isolation feature width from 200 nm to 50 nm, FP implementation can enhance  $BV_{off}$  more effectively.



Figure 3. 8 Log-scale  $I_D$ -V<sub>DS</sub> at V<sub>GS-Eff</sub>=-0.5 V of the wide fin HFET with FP I.

In order to investigate the effect of  $t_{FP}$  on  $BV_{off}$  I have evaluated the off-state  $I_D$ - $V_{DS}$  characteristics of three HFETs with identical  $L_{FP}$  and  $\varepsilon_r$  (i.e. 0.5 µm and 4) but different dielectric material layer thicknesses. As shown in Figure 3. 9 and Figure 3. 10,  $BV_{off}$  is 21% and 53% reduced when  $t_{FP}$  is reduced from 0.1 µm to 0.05 µm and increased from 0.1 µm to 0.2 µm, respectively. These results indicate that there is an optimum value for the  $t_{FP}$  at which the maximum value of the  $BV_{off}$  can be achieved. In order to identify the origin of this behavior, I have investigated the profile of the longitudinal electric field ( $E_x$ ) along the channel which is responsible for the impact ionization and channel breakdown.



Figure 3. 9 Log-scale  $I_D$ -V<sub>DS</sub> at V<sub>GS-Eff</sub>=-0.5 V of the wide fin HFET with FP II.



Figure 3. 10 Log-scale  $I_D$ - $V_{DS}$  at  $V_{GS-Eff}$ =-0.5 V of the wide fin HFET with FP III.

When a FP is connected to the gate, by increasing the value of  $V_{DS}$  in addition to the drainedge of the gate, an electric field peak forms at the drain-edge of the field-plate. As shown in Figure 3. 11-Figure 3. 13 the drain-source voltage at which the second peak (i.e. the one at the drain-edge of the FP) forms depends on the specifications of the FP. For instance, for a specific value of  $L_{FP}$  and  $\varepsilon_r$  the resistivity of the channel under the FP is not the same for different values of  $t_{FP}$  thus, in the HFET whose  $t_{FP}$  is larger (i.e. HFET with FP III) due to its smaller channel resistivity the second peak of the electric field occurs at a larger value of  $V_{DS}$  compared to the HFET whose  $t_{FP}$  is smaller (i.e. HFET with FP I and II). Therefore, the electric field peak reaches the critical value at the drain-edge of the gate before the second peak becomes large enough to provide a high  $BV_{off}$ . On the other hand, in the case of HFET with FP II, which has the smallest  $t_{FP}$  among the explored HFETs, due to the large resistivity of the channel under the FP, the second peak forms at a smaller value of  $V_{DS}$ . Since, upon formation of the second peak, the rate of increase in the electric field versus  $V_{DS}$  is higher in the second peak compared to the first one, the breakdown occurs when the second peak reaches the critical value and while the first peak is still far away from this critical value. Therefore, the optimum value of the  $t_{FP}$  that can provide the maximum  $BV_{off}$  is when both peaks approach the critical value, which among the explored HFETs is the case for the HFET with FP I (Figure 3. 11).



Figure 3. 11 Electric field profile along the channel ( $E_x$ ) of the wide fin HFET with FP I at  $V_{DS} = 15$ , 35 and 190 V (solid, dotted, and dashed curve, respectively).



Figure 3. 12 Electric field profile along the channel ( $E_x$ ) of the wide fin HFET with FP II at  $V_{DS}$ = 15, 35 and 150 V (solid, dotted, and dashed curve, respectively).



Figure 3. 13 Electric field profile along the channel ( $E_x$ ) of the wide fin HFET with FP III at  $V_{DS}$ = 15, 35 and 120 V (solid, dotted, and dashed curve, respectively).

## 3.5.2.2 Effect of $\varepsilon_r$ on $BV_{off}$

Since among the explored values of  $t_{FP}$  the value of 0.1 µm maximizes  $BV_{off}$ , I have adopted that value to investigate the effect of permittivity on  $BV_{off}$ . Figure 3. 14 demonstrates that the  $BV_{off}$  of the wide fin HFET with FP IV is 150 V. While in the wide fin HFET with FP IV  $\varepsilon_r$  is two times bigger than that of the wide fin HFET with FP I, its  $BV_{off}$  is 21% smaller. This result shows that increasing the permittivity by a factor of two reduces  $BV_{off}$  to the same extent as reducing  $t_{FP}$  by a factor of two. Therefore, compared to SiO<sub>2</sub> ( $\varepsilon_r \cong 4$ ), implementing higher permittivity dielectric materials such as SiN ( $\varepsilon_r \cong 8$ ) is not necessarily effective in improving the  $BV_{off}$ .


Figure 3. 14 Log-scale  $I_D$ -V<sub>DS</sub> at V<sub>GS-Eff</sub>=-0.5 V of the wide fin HFET with FP IV.

#### 3.5.2.3 Effect of L<sub>FP</sub> on BV<sub>off</sub>

In this section, I have evaluated the effect of FP length on the off-state breakdown voltage of the wide fin HFET with the optimized  $t_{FP}$  and  $\varepsilon_r$  values (i.e. 0.1 µm and 4). As demonstrated in Figure 3. 15 and Figure 3. 16 by increasing the  $L_{FP}$  from 0.5 µm (i.e. the wide fin HFET with FP I shown in Figure 3. 8) to 1 µm and 1.5 µm, BV<sub>off</sub> respectively increases by 5.2% and 5.7%, which infers that for these specific values of  $L_{GD}$ ,  $t_{FP}$  and  $\varepsilon_r$  (i.e 2 µm, 0.1 µm and 4) further increase in the  $L_{FP}$  from 1 µm does substantially improve the BV<sub>off</sub>.



Figure 3. 15 Log-scale I<sub>D</sub>-V<sub>DS</sub> at V<sub>GS-Eff</sub>=-0.5 V of the 200nm-wide fin HFET with FP V.



Figure 3. 16 Log-scale I<sub>D</sub>-V<sub>DS</sub> at V<sub>GS-Eff</sub>=-0.5 V of the 200nm-wide fin HFET with FP VI.

### 3.6 Capacitance-voltage characteristics

It has been shown so far that a FP can improve  $BV_{off}$  more effectively than just reducing the isolation feature width. However, it is worth mentioning that employing a FP adds to the gate capacitance, which in turn deteriorates the high-frequency characteristics of the HFET. In order to quantitatively investigate the effect of isolation feature geometry and FP on the total gate capacitance ( $C_g=C_{gd}+C_{gs}$ ), as demonstrated in Figure 3. 17-Figure 3. 22, I have simulated the C-V characteristics of theses HFETs at 1 MHz and  $V_{DS}=$  10 V. In these figures where I have distinguished the contribution of the FP from the gate capacitance (denoted by FP capacitance in the caption of the Figure 3. 18-Figure 3. 22), it is shown that among other FP specifications (i.e.  $L_{FP}$ ,  $t_{FP}$  and  $\varepsilon_r$ ) FP length has the most impact on the gate capacitance. For instance, while compared to the HFET with FP I,  $\varepsilon_r$  and  $L_{FP}$  are respectively doubled in the HFETs with FP IV and V, their capacitance is not increased to the same extent. This is because, altering  $t_{FP}$  and  $\varepsilon_r$  impacts the insulator capacitance while varying the  $L_{FP}$  also impacts the 2DEG capacitance in series with the insulator capacitance.



Figure 3. 17 Gate capacitance versus  $V_{GS}$  of the narrow fin HFET at  $V_{DS}$ = 10 V.



Figure 3. 18 Gate and FP components of the total gate capacitance versus  $V_{GS}$  of the wide fin HFET with FP I at  $V_{DS}$ = 10 V (solid curve: gate capacitance, dotted curve: FP capacitance).



Figure 3. 19 Total gate capacitance versus  $V_{GS}$  of the wide fin HFET with FP II and HFET with FP IV at  $V_{DS}$ = 10 V (solid curve: gate capacitance, dotted curve: FP capacitance).



Figure 3. 20 Total gate capacitance versus  $V_{GS}$  of the wide fin HFET with FP III at  $V_{DS}$ = 10 V (solid curve: gate capacitance, dotted curve: FP capacitance).



Figure 3. 21 Total gate capacitance versus  $V_{GS}$  of the wide fin HFET with FP V at  $V_{DS}$ = 10 V (solid curve: gate capacitance, dotted curve: FP capacitance).



Figure 3. 22 Total gate capacitance versus  $V_{GS}$  of the wide fin HFET with FP VI at  $V_{DS}$ = 10 V (solid curve: gate capacitance, dotted curve: FP capacitance).

#### 3.7 Johnson's Figure-of-Merit

In order to investigate the effect of FP specifications on the high-frequency characteristics of these HFETs, I have calculated the value of  $f_T$  versus  $V_{GS}$  using Eq. (3.1)

$$f_T = G_m / 2\pi C_g, \tag{3.1}$$

where  $C_g$  and  $G_m$  are respectively extracted from Figure 3. 2 and Figure 3. 17-Figure 3. 22. As demonstrated in Figure 3. 24, the maximum  $f_T$  occurs at  $V_{GS}$ = -2.3 V which is the gate voltage at which  $G_m$  shows a peak. Based on Figure 3. 24 and the data presented Table 3. 3, while the wide fin HFET with a 1.5 µm long FP has the highest  $BV_{off}$ , it has the smallest  $f_T$  among all the explored HFETs. In addition, the wide fin HFET that has no FP demonstrates the maximum  $f_T$  while it delivers the minimum  $BV_{off}$ . Due to the observed trade-off between the  $f_T$  and  $BV_{off}$ , I have calculated JFOM, which is a metric to quantitatively assess the suitability of these HFETs for highpower microwave applications. According to the results presented in Table 3. 3, the wide fin HFET with respective  $L_{FP}$ ,  $t_{FP}$  and  $\epsilon_r$  of 0.5  $\mu$ m 0.1  $\mu$ m and 4 (i.e. HFET with FP I) has the highest JFOM among all the explored HFETs here.



Figure 3. 23  $f_T$  versus V<sub>GS</sub> of the narrow fin HFET at V<sub>DS</sub>=10 V.



Figure 3. 24 f<sub>T</sub> versus V<sub>GS</sub> of the wide fin HFET with FP I (thin solid curve), FP II (dotted dashed curve), FP III (thick solid curve), FP IV (dotted-dashed curve), FP V (dashed curve), FP VI (thin dotted curve) and without FP (thick dotted curve) at V<sub>DS</sub>=10 V.

| Type of device       | G <sub>m</sub> (S) peak | $C_{g}(fF)$ at | $f_{T}\left( GHz\right)$ at | $BV_{off}(V)$ at          | JFOM (THz.V) |
|----------------------|-------------------------|----------------|-----------------------------|---------------------------|--------------|
|                      |                         | Gmpeak         | G <sub>m</sub> peak         | V <sub>GS-Eff</sub> =-0.5 |              |
| Non-slanted fin      | $6.5 \times 10^{-6}$    | 0.09           | 11.5                        | 101                       | 1.16         |
| Slanted fin I        | $6.5 \times 10^{-6}$    | 0.09           | 11.5                        | 69                        | 0.8          |
| Slanted fin II       | $6.5 \times 10^{-6}$    | 0.09           | 11.5                        | 100                       | 1.15         |
| Slanted fin III      | $6.5 \times 10^{-6}$    | 0.09           | 11.5                        | 100                       | 1.15         |
| Wide fin without FP  | $2.4 \times 10^{-5}$    | 0.21           | 16.6                        | 52                        | 0.88         |
| Wide fin with FP I   | $2.4 \times 10^{-5}$    | 0.27           | 13                          | 190                       | 2.47         |
| Wide fin with FP II  | $2.4 \times 10^{-5}$    | 0.30           | 11.7                        | 150                       | 1.76         |
| Wide fin with FP III | $2.4 \times 10^{-5}$    | 0.25           | 14.3                        | 88                        | 1.26         |
| Wide fin with FP IV  | $2.4 \times 10^{-5}$    | 0.30           | 11.7                        | 150                       | 1.76         |
| Wide fin with FP V   | $2.4 \times 10^{-5}$    | 0.33           | 10.8                        | 201                       | 2.17         |
| Wide fin with FP VI  | $2.4 \times 10^{-5}$    | 0.40           | 8.9                         | 202                       | 1.8          |

Table 3. 3 Calculated values of  $G_m$ ,  $C_g$ ,  $f_T$ ,  $BV_{off}$  and JFOM of the explored AlGaN/GaN HFETs.

Table 3. 4 f<sub>T</sub>, BV<sub>off</sub> and JFOM of GaN HFETs reported in the literature (measurement data) and presented in this work (simulation).

| $L_{G}(\mu m)$ | $L_{GD}$ ( $\mu$ m)     | f <sub>T</sub> (GHz) | $VB_{off}(V)$ | JFOM (THz.V) | Ref       |
|----------------|-------------------------|----------------------|---------------|--------------|-----------|
| 1.00           | 4.5, no FP              | 10                   | 90            | 0.9          | [2]       |
| 1.00           | 4.5, with FP            | 7                    | 160           | 1.12         | [2]       |
| 1.00           | 2.5, with FP            | 7.8                  | 160           | 1.2          | [79]      |
| 1.00           | 2.5, no FP              | 9.8                  | 50            | 0.5          | [79]      |
| 0.50           | not determined, with FP | 13.9                 | 250           | 3.48         | [80]      |
| 0.30           | not determined, with FP | 25                   | 70            | 1.75         | [81]      |
| 0.15           | 0.65, T-gate            | 60                   | 55            | 3.3          | [82]      |
| 0.6            | 2.0, narrow fin, no FP  | 11.5                 | 101           | 1.16         | This work |
| 0.6            | 2.0, wide fin, no FP    | 16.6                 | 52            | 0.88         | This work |
| 0.6            | 2.0, wide fin, with FP  | 13                   | 190           | 2.47         | This work |

As a comparison between the measurement data and simulation results of this work, Table 3. 4 presents some of the JFOM data of GaN HFETs obtained from the literature and this work. According to this table,  $BV_{off}$  of a conventional HFET with no FP and  $L_{GD}$  of 2.5 µm is 50 V [79], which is very close to the 52 V breakdown voltage of the wide fin HFET without FP simulated in this work. However, the value of  $f_T$  is 40% smaller in the HFET explored in [79], which can be due to its larger  $L_G$  compared to the simulated HFET. In addition, based on the data presented in Table 3. 4, the calculated value of JFOM of the HFET with FP I (i.e. 2.47 THz.V) is within the range of the experimentally reported data of GaN HFETs with FP (i.e. 1.12-3.48 THz.V).

#### **3.8** Conclusion

In this chapter the effects of field-plate and isolation feature geometry on the off-state breakdown voltage and high frequency characteristics of AlGaN/GaN HFETs are investigated. It is demonstarted that mere shrinking the isolation fetaure width by 75 % improves the  $BV_{off}$  by a factor of two. This results in 32% improvement in JFOM by just shrinking the width of the isolation fetaure geometry from 200 nm to 50 nm and without employing any field-plate.

In addition, I evaluated the effect of FP parameters including its length and the thickness and permittivity of the dielectric material used under the FP to formulate a guideline for FP parameter defenition to achive as high as possile of JFOM for the wide fin HFETs explored in this work.

Results show that there is an optimum value for  $t_{FP}$  ( $t_{FP,opt}$ ) where the maximum  $BV_{off}$  is achieved. This is because further increse in the thickness of the dielectric material layer from  $t_{FP,opt}$ reduces the effect of FP in tailoring the electric field profile and  $BV_{off}$  improvement while further reduction of  $t_{FP}$  from  $t_{FP,opt}$  results a large electric field peak at the darin adge of the FP resembeling an HFET with an extension to the gate by the FP lenght. Furthermore, it is demonstrated that in addition to  $t_{FP}$ , maximum  $BV_{off}$  can be obtained for an optimum value of  $\varepsilon_r$ . Furthermore,  $BV_{off}$ does not increase for increase in  $L_{FP}$  beyond a certain point. According to these results, the maximum  $BV_{off}$  can be achieved for the wide fin HFET with FP VI which is 3 times improvement in  $BV_{off}$  compared to the wide fin HFET without FP. Nevertheless, the value of  $f_T$  of this HFET is 46 % smaller than that of the wide fin HFET without FP. Results from calculating the JFOM of the explored HFETs with various FP specifications show that the maximum JFOM can be obtained from the HFET with FP I. Finally, it is worth emphasizing that as mentioned before in chapter 2, the surface charge density that I have assumaed on the fin sidewalls of the simulated HFETs is almost one order of magnitude smaller than the concentration of surface states reported in the literature. Thus, it is speculated that if the realistic value of the nagative charge density was assumed on the sidewalls of the simulated AlGaN/GaN HFETs fins, the breakdown voltage and consequently JFOM of the same 50 nm-wide fin HFET could be substantially higher.

## **Chapter 4**

## The isolation feature geometry dependence of reverse gate-leakage current of AlGaN/GaN HFETs

#### 4.1 Introduction

Although AlGaN/GaN HFETs have been widely used over the past two decades in power electronics and RF applications there are still issues with their full-scale commercialization due to problems such as excessive reverse gate leakage [83],[84],[85]. In order to understand the origin of the reverse gate leakage in these HFETs, several mechanisms have been investigated so far [22],[83],[86],[87], which depending on the bias and temperature conditions, the pertinence of these mechanisms in describing the leakage behavior might differ. For instance, in polar III-nitride HFETs for large negative values of gate-source bias, due to the presence of a strong electric field across the barrier, Fowler-Nordheim (FN) has been demonstrated to be the dominant leakage mechanism [86], [88]–[90]. This is while thermionic field emission (TFE) is expected to take over when the electron temperature is also sufficiently elevated [91], [92]. When the electric field across the barrier and temperature are not sufficient for FN or TFE, other mechanisms such as Poole-Frenkel (PF) emission or trap-assisted tunneling (TAT) that rely on the existence of traps are observed to be dominant in the evaluation of the reverse gate leakage [83], [92]–[94]. Surface leakage which is associated with the surface traps is another leakage mechanism that becomes

significant for large  $V_{DS}$  and  $V_{GS}$  values [95].

In addition to the leakage through the AlGaN barrier, leakage between the gated sidewalls of the isolation features and the 2-D electron gas (2DEG) has been also demonstrated to be worthy of consideration [86], [87], [96], [97], [98]. For instance, in evaluating the reverse gate leakage of AlGaN/GaN HFETs Rahbardar *et al.* have observed that at less negative values of V<sub>GS</sub>, gate leakage is smaller in conventional mesa HFETs compared to devices with the same overall gate width but comprising of fin-type isolation features. They have justified this observation by substantiating the dominance of leakage at the gate-covered isolation feature sidewalls over the leakage through the AlGaN barrier at less negative values of V<sub>GS</sub> [86], [87]. They have also attributed the lack of substantial difference between the values of I<sub>G</sub> for more negative values of V<sub>GS</sub> among these devices to the significance of leakage through the equally wide barrier of the explored devices over the sidewall leakage for this later range of V<sub>GS</sub> [86].

In this chapter, the relevance of isolation feature geometry to the reverse gate leakage is investigated over AlGaN/GaN HFETs realized not only on the conventional mesa configuration but also on the fin-type isolation features which are more than one order of magnitude narrower than those studied in [86]. I demonstrate that when the dimensions are shrunk to the submicrometer range, in addition to gate voltages greater than the threshold voltage, gate current is dominated by the leakage through the gated sidewalls for  $V_{GS}$ <V<sub>th</sub>. Accordingly, by investigating the effect of isolation feature geometry on the profile of the electric fields responsible for the leakage through sidewall and top surface gate, I present mechanisms that explain the room temperature leakage characteristics of HFETs realized on micron and sub-micron size isolation features at  $V_{DS}$ =0 V.

#### 4.2 Device Fabrication and Specifications

The epitaxial layer structure used in this work is a Ga-face Wurtzite Al<sub>0.25</sub>Ga<sub>0.75</sub>N/GaN heterostructure composed of a 25 nm thick unintentionally doped (UID) barrier, a 250 nm thick GaN channel and a 1.45 µm thick Fe-doped GaN buffer layer grown on a 4-inch 4-H SiC substrate. The device processing at McGill University's Nanotool Microfabrication facilities, for realization of the transistors depicted in Figure 4. 1, started with coating the sample with ma-N 2403 negative resist followed by electron beam lithography (EBL) with a beam energy of 20 keV to define the mesa and the fins. After developing the sample in ma-D 525, magnetically-enhanced reactive ion etching (MERIE) using Cl<sub>2</sub>/Ar plasma in an Applied-Materials P5000 MERIE system was employed to etch mesas and fins to depth of 200 nm. After removing the resist, the sample was coated with MMA(8.5)MAA-EL11/PMMA-A2 co-polymer positive resist for the 2nd EBL step of registration of the Ohmic contacts with the same beam energy as step one. Following this step, after developing the photoresist in MIBK/IPA 1/3 the sample was immersed in HCl solution to remove the native oxide followed by Ohmic metallization using NEXDEP e-beam evaporation and lift-off in acetone. After that, the metal stack of Ti/Al/Ni/Au (20 nm/140 nm/55 nm/45 nm) underwent rapid thermal annealing (RTA) at 830°C for 30 s using JetFirst 200 to form the alloyed Ohmic contact to the 2DEG. Demonstrating the good quality of the fabricated Ohmic contacts, the contact resistance ( $R_c$ ) and sheet resistance ( $R_{sh}$ ) extracted through transfer length measurement (TLM) are consistently about 0.78  $\Omega$ .mm and 400  $\Omega/\Box$ , respectively. The 3rd EBL step with the same conditions as the previous EBL step was performed to define the gate contacts. DisCharge H<sub>2</sub>OX2 anti-charging agent was used during the 2nd and 3rd EBL steps to eliminate the e-beam divergence, which otherwise occurs due to accumulation of electrons caused by the presence of the insulating SiC substrate. Subsequently, Ni/Au (20 nm/20 nm) metal stack was e-beam

evaporated and lifted-off to form the Schottky gate electrode. In the reported process, no surface passivation has been carried out.

Following deposition of contact pads, SÜSS MicroTec PM5 probing station and Keithley 4200-SCS semiconductor characterization system were used for on-chip room-temperature characterization of the fabricated AlGaN/GaN HFETs.

In order to investigate the effect of isolation feature geometry on the reverse gate leakage of AlGaN/GaN HFETs, I have fabricated HFETs realized on two different isolation features including conventional mesa and fin structures (Figure 4. 1) in which cases the channel width is 44  $\mu$ m and 0.4  $\mu$ m, respectively. The HFETs of the fin-type consist of three fins that are 0.4  $\mu$ m wide, therefore the overall gate width in the fin category is 1.2  $\mu$ m. All of the fabricated devices have L<sub>G</sub> of 0.6  $\mu$ m, L<sub>GS</sub> of 2.4  $\mu$ m, and L<sub>GD</sub> of 3  $\mu$ m.



Figure 4. 1 Schematic illustration of the transistors built on (a) conventional mesa and (b) fin isolation features.

As demonstrated in Figure 4. 2 the threshold voltage is -3.3 V and -1.9 V for the conventional mesa and fin-type HFETs, respectively. The less negative threshold voltage of the fin-type HFET compared to the conventional mesa device determines that a better electrostatic control is offered over the intrinsic gated channel of HFETs realized on narrower isolation feature which is mainly due to the triple-gate effect [57], peel force development (hence, strain minimization) [62], and the

presence of surface states at the sidewall facets, which is believed to be the dominant mechanism for this positive shifting [39]. The more negative  $V_{th}$  of the conventional mesa HFET explored in this chapter compared to the one presented in chapter 2 could be due to its smaller gate length and relatively being more exposed to DIBL.



Figure 4. 2 Normalized transfer characteristics and variation of gate transconductance ( $G_m$ ) and its first derivative versus  $V_{GS}$  of the conventional mesa (a) and fin (b) type HFETs at  $V_{DS}$ = 10 V.

### 4.3 Results and discussion

Since the overall gate width is not identical among the two device categories, to perform a fair assessment of the gate leakage I have calculated the scaled-up gate current of a fin-type HFET consisting of 110 fins, yielding the same width as the fabricated conventional mesa HFET. While in the explored fin-type HFETs  $I_{on}/I_{off}$  ratio is as high as  $2 \times 10^7$  (Figure 4. 3), as shown in Figure 4. 4, at all values of  $V_{GS}$  the gate current of the fin-type HFET with the same overall gate width as the conventional mesa is more than one order of magnitude higher than that of the mesa counterpart.



Figure 4. 3 Log-scale normalized drain current versus gate-source of the conventional mesa (dashed curve) and fin (solid curve) HFETs at  $V_{DS}$ =10 V



Figure 4. 4 Log-scale room-temperature measured gate current ( $I_G$ ) of a 44  $\mu$ m-wide conventional mesa HFET (solid curve) and an HFET with 110 fins of 400 nm width (dotted curve) at  $V_{DS}=0$  V.

This observation suggests that compared to the mesa-type HFET, sidewall leakage becomes more prominent in determining the gate leakage even at  $V_{GS}$  values below the threshold voltage in devices comprising of much smaller fin widths, and consequently larger number of sidewalls to yield the same overall gate width as a single mesa.

In order to substantiate this speculation, the amount of leakage due to each of the assumed individual leakage components (i.e. leakage to the 2DEG through the gated sidewalls and through the top surface gate) should be separately identified. Relying on the prior evidence [87], [90], [92] to this end, I have modeled the gate leakage speculating FN as the mechanism responsible for the leakage through the top-surface gate for more negative values of  $V_{GS}$ . Accordingly, the current associated with the FN process is calculated by [91],

$$I_{FN} = S_{FN} \frac{q^2 (m_e/m_{n,AlGaN}^*)(\gamma E)^2}{8\pi h \varphi_b} \exp(\frac{-B}{\gamma E})$$

$$\tag{4.1}$$

in which q is fundamental electronic charge, h is the Planck's constant,  $m_e$  is the free electron mass,  $m_{n,AlGaN}^*$  is the conduction band effective electron mass in the barrier layer,  $q\varphi_b$  is the Schottky barrier height considering the Schottky barrier lowering and

$$B = 8\pi \frac{\sqrt{2m_{n,AlGaN}^*(q\varphi_b)^3}}{_{3qh}}.$$
(4.2)

As per [86], based on the information on the presence of inhomogeneity of the vertical electric field across the barrier of III-nitrides [86], [89], [99], [100], the current due to the FN leakage mechanism is position-dependent. Therefore, the FN-related current which leaks through a part of the barrier that boasts a higher electric field dominates the total leakage current through the barrier. This small portion of the barrier through which FN tunneling predominantly takes place is called the "FN leakage zone ( $S_{FN}$ )" and the magnification of the electric field across this zone is defined by the  $\gamma$  factor.

In our analysis in assessing the current associated with the FN process ( $I_{FN}$ ) in terms of (4.1), E which is the electric field half way through the barrier under the gate is calculated employing COMSOL Multiphysics [65]. The accuracy of the calculated electric field using COMSOL is confirmed by its similar value calculated by (4.3) [92]

$$E = \frac{\varphi_b - V_{GS} - \Delta \varphi_C + \varphi_F}{d_{barrier}} \qquad \text{for } V_{GS} > V_{\text{th}}$$
(4.3)

in which  $q\Delta\phi_c$  is the conduction-band discontinuity at the barrier/channel hetero-interface,  $q\varphi_F$  is the difference between fermi energy level and conduction-band edge at the GaN side and d<sub>barrier</sub> is the barrier thickness. Device parameters used in COMSOL simulations have been already summarized in Table 2. 2

Figure 4. 5 demonstrates the profile of the vertical electric field in the middle of the barrier along the channel of AlGaN/GaN HFETs of two different isolation feature geometries having similar electrical characteristics such as  $V_{th}$  with the fabricated HFETs. As demonstrated in this figure, the strength of the vertical electric field is almost constant under the gate for  $V_{GS}$  values above the threshold voltage, while it is larger at the gate edges for  $V_{GS}$  values below the threshold voltage. Therefore, for calculating  $I_{FN}$  I have integrated the current due to the FN process at each mesh point in COMSOL simulations over the length of the gate. As an example, based on Figure 4. 6, the vertical electric field almost saturates at  $V_{GS}$  values below the threshold voltage, which is due to the partial depletion of the 2DEG for this bias range. Due to the less negative threshold voltage of the HFET comprising of narrower fins, the saturation of the electric field occurs at a less negative  $V_{GS}$  compared to the HFET of wider isolation feature. This is why below  $V_{GS}$  of -1.9 V (i.e. the threshold voltage of the narrower fin HFET) the amount of the vertical electric field is larger in the HFET of wider isolation feature.



Figure 4. 5 Profile of the vertical to the channel electric field halfway through the barrier versus position along the channel length at  $V_{GS}$ = 0, -2, and -4 V and  $V_{DS}$ =0 V, for (a) narrower channel HFET with V<sub>th</sub> of -1.9 V and (b) wider channel HFET with V<sub>th</sub> of -3.3 V.



Figure 4. 6 Vertical to the channel electric field halfway through the barrier under the drain-edge of gate versus  $V_{GS}$  at  $V_{DS}$ =0 V, for wider channel HFET with  $V_{th}$  of -3.3 V (dashed curve) and the narrower channel HFET with  $V_{th}$  of -1.9 V (dotted curve). The solid curve represents the same electric field component calculated by (4.3).

Based on (4.1) the V<sub>GS</sub> range across which I<sub>FN</sub> takes the dominant role, is where a linear dependence of Ln(I<sub>G</sub>/( $\gamma$ E)<sup>2</sup>) versus 1/ $\gamma$ E is observed. In establishing this trend, the value of  $\gamma$  was initially adopted from [86], and was gradually increased until the slope of Ln(I<sub>G</sub>/( $\gamma$ E)<sup>2</sup>) versus 1/ $\gamma$ E is proportional to  $\sqrt{m_n^* \varphi_b^3}$ . Accordingly, as shown in Figure 4. 7 the intercept of Ln(I<sub>G</sub>/( $\gamma$ E)<sup>2</sup>) versus 1/ $\gamma$ E curve with the vertical axis determines the value of  $S_{FN}$ . Further below, it is shown that the calculated values of  $S_{FN}$  and  $\gamma$  provide the best match between the measured gate current and modeled I<sub>FN</sub> at more negative values of V<sub>GS</sub> in the mesa isolated HFET.



Figure 4. 7  $\text{Ln}(I_G/(\gamma E)^2)$  versus  $1/\gamma E$  for the mesa-type HFET. Dotted curve is based on the measured  $I_G$  and calculated values of  $\gamma$  and E and the solid line is the linear interpolation among these data points.

It is worth mentioning that the absence of such a linear relationship in the  $Ln(I_G/(\gamma E)^2)$  versus  $1/\gamma E$  characteristics of the fin-isolated HFETs indicates the lack of the dominance of FN for any value of  $V_{GS}$  in this device type. Furthermore, I have assessed the suitability of other vertical leakage mechanisms such as PF, TAT and phonon-assisted tunneling (PhAT) [101] in predicting the observed leakage trend in the fin-type HFETs. However, these trap-related mechanisms also fall short of acceptable modeling of the gate leakage in these HFETs. Based on this observation and our earlier speculation on the dominance of leakage through the gated sidewalls in HFETs realized on fins across the whole range of the explored  $V_{GS}$ , I have investigated the applicability of TAT, PF and PhAT to this leakage path. However due to the depletion of the 2DEG below the threshold voltage PF is incompetent in predicting the gate leakage for this bias range. PhAT also is more dominant at higher temperatures and  $V_{DS}$  values [102]. This is while the TAT mechanism taking place between the gated sidewalls and the 2DEG of the explored fin-type HFETs provides

sufficient evidence on the dominance of this mechanism not only for  $V_{GS}>V_{th}$  but also for  $V_{GS}<V_{th}$ . Accordingly, sidewall leakage due to TAT is calculated using (4) [92]

$$I_{TAT} = 2S_{Sidewall} \frac{q}{E_{Sidewall}} \int_0^{\varphi^{t-2}} \left( \frac{1}{C_1 f_{FD} N_1 P_1^0} + \frac{1}{C_2 N_2 P_2^0} \right)^{-1} d\varphi$$
(4.4)

$$P_{1,2}^0 = P_{1,2} | \psi = 0 \tag{4.5}$$

$$P_1 = exp\{-\frac{\alpha}{E_{Sidewall}} \left[ \varphi^{3/2} - (\varphi_1 - \psi)^{3/2} \right] \}$$
(4.6)

$$P_2 = ex p \left[ -\frac{\alpha}{E_{Sidewall}} (\varphi_2 + \psi)^{3/2} \right]$$
(4.7)

$$\alpha = 8\pi \frac{\sqrt{2m_{n,GaN}^*q}}{_{3h}} \tag{4.8}$$

$$C_{1,2} = \frac{16\pi q E_1^{3/2}}{3h \sqrt{\varphi_{1,2} - E_1}} \tag{4.9}$$

$$f_{FD} = \frac{1}{1 + exp[(\varphi_b - \varphi)/V_t]}$$
(4.10)

$$N_{1,2} = \frac{N_t}{\phi_1 - \phi_2} \left( \int_0^{\phi_1 - \phi_2} P_{1,2} d\psi / P_{1,2}^0 \right)$$
(4.11)

in which  $S_{Sidewall}$  is the area of the gated sidewall through which leakage occurs,  $E_{Sidewall}$  is the electric field defined in terms of the potential difference between the gate and the 2DEG calculated employing COMSOL (Figure 4. 8), and P<sub>1</sub> and P<sub>2</sub> represent probability of the tunneling process from metal to the lower edge of the localized trap band and from the higher edge of the trap band to 2-DEG, respectively and N<sub>t</sub> is the trap concentration.



Figure 4. 8 Normal to the sidewall electric field at the sidewall drain-edge of gate 5nm below the heterointerface versus  $V_{GS}$  at  $V_{DS}$ =0 V, for wider channel HFET with V<sub>th</sub> of -3.3 V (dashed curve) and the narrower channel HFET with V<sub>th</sub> of -1.9 V (dotted curve).

Table 4. 1 represents the values of the parameters used in calculation of the currents associated with each leakage mechanism.

| Parameter                                     | Value                                                                                    | Unit                                  | Ref.                             |
|-----------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------|----------------------------------|
| $m_{n,AlGaN}^{*}$                             | $0.4 \times 9.11 \times 10^{-31}$                                                        | Kg                                    | [103]                            |
| $m_{n,GaN}^{*}$                               | $0.2 \times 9.11 \times 10^{-31}$                                                        | Kg                                    | [55]                             |
| $arphi_{b0,GaN}$                              | 0.84                                                                                     | V                                     | [55]                             |
| $arphi_{b0,AlGaN} \ arphi_b \ \Delta arphi_C$ | $\begin{array}{c} 1.16 \\ \varphi_{b0} - 4.7 \times 10^{-6} \sqrt{E} \\ 0.3 \end{array}$ | V<br>V<br>V                           | [55]<br>[87]<br>[55]             |
| $arphi_F$                                     | 0.2                                                                                      | V                                     | [86]                             |
| $arphi_1$                                     | 1.1                                                                                      | V                                     | [92]                             |
| $arphi_2$                                     | 0.45                                                                                     | V                                     | [92]                             |
| $E_I$                                         | 0.2                                                                                      | V                                     | [92]                             |
| $N_t$<br>$\gamma$<br>$S_{FN}$                 | $10^{17}$<br>4<br>10 <sup>-20</sup>                                                      | m <sup>3</sup><br>-<br>m <sup>2</sup> | Fitted<br>Extracted<br>Extracted |
| $S_{sidewall}$                                | $3 \times 10^{-16}$                                                                      | m <sup>2</sup>                        | Calculated                       |

Table 4. 1 Values of the parameters used in (4.1)-(4.11)



Figure 4. 9 Log-scale gate current components of an HFET with a 400 nm-wide fin, the dotted curve is the leakage due to the TAT process through the gated sidewalls, the dashed curve is the leakage current due to the FN process through the top surface gate and the solid curve is the experimentally measured leakage current of this HFET.

Using (4.1) and (4.4) as shown in Figure 4. 9, within the range of 0 V to -4 V of the  $V_{GS}$  in the fintype HFET the dominant leakage mechanism is TAT through the gated sidewalls. However, as demonstrated in Figure 4. 10, in the mesa HFET FN process through the top surface gate is the dominant leakage mechanism for gate voltages below -3 V and TAT through the gated sidewalls is dominant for  $V_{GS}$ >-3 V. It is worth mentioning that  $V_{GS}$  of -3 V is the same voltage where a kink in the measured gate current versus  $V_{GS}$  curve is observed in mesa-type HFET (solid curve in Figure 4. 10). In other words, the sudden increase in the saturated gate current at  $V_{GS}$ =-3 V is because at this point vertical leakage due to the FN process which exponentially increases with the electric field prevails the sidewall leakage due to TAT. This is while in the fin-type HFETs the dominant leakage path is through the gated sidewalls at all values of  $V_{GS}$ . This dissimilarity in the dominance of the gate leakage mechanism at  $V_{GS}$  HFETs is attributed to the difference in the profile of the electric field among these device categories for large negative values of  $V_{GS}$ . In broad terms, the vertical electric field, which exponentially impacts the vertical leakage due to FN process almost saturates for  $V_{GS}$ <V<sub>th</sub>, therefore compared to the conventional mesa, the fin-type HFET due to whose geometry has a more positive value of V<sub>th</sub>, retains a weaker electric field at any value of V<sub>GS</sub> below its threshold voltage. Consequently, for V<sub>GS</sub> values below the threshold voltage of the fin-type HFET, leakage due to the FN process is larger in the mesa HFET.



Figure 4. 10 Log-scale gate current components of an HFET realized on a 44 μm-wide mesa, dotted curve is the leakage due to the TAT process, the dashed curve is the leakage current due to the FN process and the solid curve is the experimentally measured leakage current of this

#### HFET.

### 4.4 Conclusion

Reverse gate leakage at  $V_{DS}=0$  V is investigated over HFETs realized on fins and mesa-isolated features and it is shown that two main leakage mechanisms that contribute to the total gate leakage

at room temperature are FN and TAT. It is demonstrated that due to the positive shift of threshold voltage in devices realized on fins of smaller widths compared to the wider mesas, the saturation of their electric field across the barrier happens at a more positive value of V<sub>GS</sub>. Accordingly, at any value of V<sub>GS</sub> below the threshold voltage of the fin-isolated HFET, the electric field across the barrier of the mesa HFET is stronger, which results in its exponentially larger value of the FNrelated leakage component compared to the fin counterpart. While it is demonstrated that in the leakage characteristics of the mesa HFET there is a turning point below which FN process takes the dominant role, in the fin-type HFET, even at the extreme negative end of the explored gate voltages, sidewall leakage due to TAT is superior to the vertical leakage due to the FN process. Although leakage due to the FN process is substantially larger in the mesa HFET, the total amount of gate leakage is higher in the fin type HFET consisting 110 fins to yield the same overall gate width as the conventional mesa which indicates the importance of sidewall leakage in devices comprising a large number of fins of sub micrometer size gate width. Finally, devices made on narrow fins while offer a luring avenue for V<sub>th</sub> tuning and realization of enhancement-mode devices, need to pay an excessive price in terms of reverse gate leakage current unless suitable solutions such as properly isolating the sidewalls are considered.

# **Chapter 5**

### **Conclusions and future work suggestions**

#### 5.1 Concluding remarks

In chapter 1, I presented the excellent electronic properties of GaN which have made it a suitable candidate as the semiconducting channel in transistors of high-power/ high-frequency amplifiers and RF switches, in addition to switches of power electronic circuitry. Since in all these applications the ability to operate at high voltages is crucial, understanding the mechanisms that limit the breakdown voltage of these HFETs is of substantial importance. To this end, I first presented the underlying physics and mechanisms of the breakdown and according to the existing body of literature, identified field-plate as the mainstream technique for improving the off-state breakdown voltage in AlGaN/GaN HFETs. In this chapter, some of the main field-plate configurations that have been explored so far are explained and a brief description about their fabrication process is presented to highlight the difficulty and challenges associated with FP implementation.

In chapter 2, I explored the correlation between the isolation feature geometry and  $BV_{off}$  of AlGaN/GaN HFETs. Accordingly, I presented the fin technology as a novel approach in  $BV_{off}$  improvement. Employing COMSOL Multiphysics, I showed that in this approach by reducing the isolation feature width, the depleting effect of sidewall surface states becomes more pronounced

thus, a more resistive path is imposed on the drain access region of these HFETs. By exploring the profile of the longitudinal electric field along the channel I observed that at a given drain-source voltage, a smaller electric field peak forms at the drain edge of the gate in devices of narrower isolation feature widths which explains their higher  $BV_{off}$ . Due to the simultaneous importance of superior output current in addition to the off-state breakdown voltage in power electronic applications, I presented a slanted-fin configuration that due to its geometry can maintain a better trade-off between I<sub>on</sub> and  $BV_{off}$ , which is substantiated by its highest BFOM among the explored HFETs with a slanted and non-slanted isolation feature geometries. Finally, I substantiated the suitability of isolation feature geometry in improving the off-state breakdown voltage by fabricating and characterizing real HFETs of submicrometer-wide fins in addition to the conventional mesa isolation feature geometry.

In chapter 3 employing COMSOL Multiphysics, I explored the effect of variation in the tapering position of the slanted fins on  $BV_{off}$  of the AlGaN/GaN HFETs. It is shown that while shifting the tapering position from the drain edge of the gate toward the drain enhances  $BV_{off}$ , there is a point beyond which  $BV_{off}$  does not increase any further. In addition, I explored the effect of FP on  $BV_{off}$  of devices of larger isolation feature widths where the depleting effect of sidewall surface states is not as pronounced as the narrower counterparts. In these HFETs I evaluated the effect of various FP parameters including FP length and the thickness as well as permittivity of the dielectric material under the FP, to formulate a guideline for FP parameter definition to achieve as high as possible of the  $BV_{off}$ . According to this assessment there is an optimum value for each of the explored FP parameters that maximize the breakdown voltage. As mentioned in chapter 1, one of the disadvantages of field-plate implementation is the augmented gate capacitance that limits the high frequency FOMs of the transistors. Hence, I calculated this parasitic gate capacitance to

identify the impact of FP with different configurations on the  $f_T$ . Results demonstrate that the HFET with the highest  $BV_{off}$  has the minimum  $f_T$  while the HFET with the highest  $f_T$  has the minimum  $BV_{off}$ . Since there is a trade-off between  $f_T$  and  $BV_{off}$ , by calculating the JFOM of theses HFETs, I identified the FP configuration that suits the millimeter-wave applications best.

In chapter 4, I explored the effect of isolation feature geometry on the reverse gate leakage of AlGaN/GaN HFETs. While based on the literature, FN is deemed as the main leakage mechanism specially at large negative values of  $V_{GS}$ , in this chapter I showed that in HFETs realized on fins of sub-micrometer width due to their more positive value of  $V_{th}$ , the saturation of the electric field occurs earlier compared to a conventional mesa HFET. Therefore, unlike conventional mesa HFETs FN mechanism does not have the dominant role even at  $V_{GS}$  values well below the threshold voltage. I also proved that apart from the leakage from the top-surface gate, there is a leakage path between the gated sidewalls and the 2DEG channel which becomes worthy of consideration when an HFET consists of a large number of isolation features and consequently larger number of the gated sidewalls.

#### 5.2 Future work suggestions

While in this thesis I have assessed the suitability of sidewall surface states on improving  $BV_{off}$  in devices of sub-micrometer isolation feature width, exploring this effect in devices of nanometer isolation feature width seems to be worthy of consideration. In addition, exploring the efficiency of isolation feature engineering on  $BV_{off}$  improvement is suggested to be assessed in devices of different gate-drain spacings. In this work, I was not able to perform this assessment, since our measurement capacity was limited and this effect could not be identified.

Furthermore, exploring other annealing techniques such as laser annealing is suggested as a future work, since specially when the lateral dimension are shrunk the quality of the ohmic contact becomes crucial.

In this thesis I only simulated the high frequency characteristics of AlGaN/GaN HFETs with/without FP however, fabricating devices with FP and performing actual measurement of their high frequency characteristic to compare with those of non-FP devises is recommended.

In addition, I suggest exploring the off-state breakdown voltage, high frequency figures of merit and gate leakage of AlGaN/GaN HFETs with a wide isolation feature geometry from source to drain edge of the gate and fin-type isolation features in the drain access region.

Finally, I would suggest investigating the effect of isolation feature geometry on the reverse gate leakage of AlGaN/GaN HFETs at  $V_{DS}$  values above zero volt to identify the dominant leakage mechanisms of submicron/nanometer fin-isolated HFETs at  $V_{DS}$  values other than zero.

# **Bibliography**

- Y. Dora, "Understanding material and process limits for high breakdown voltage AlGaN/GaN HEMTs," PhD dissertation, University of California Santa Barbara, 2006.
- [2] C.-Y. Chiang, H.-T. Hsu, and E. Y. Chang, "Effect of Field Plate on the RF Performance of AlGaN/GaN HEMT Devices," *Physics Procedia*, vol. 25, pp. 86–91, 2012.
- [3] J. Wong, K. Shinohara, A. L. Corrion, D. F. Brown, Z. Carlos, A. Williams, Y. Tang, J. F. Robinson, I. Khalaf, H. Fung, A. Schmitz, T. Oh, S. Kim, S. Chen, S. Burnham, A. Margomenos, and M. Micovic, "Novel asymmetric slant field plate technology for high-speed low-dynamic Ron E/D-mode GaN HEMTs," *IEEE Electron Device Letters*, vol. 38, no. 1, pp. 95–98, Jan. 2017.
- [4] M. Wang and K. J. Chen, "Off-state breakdown characterization in AlGaN/GaN HEMT using drain injection technique," *IEEE Transactions on Electron Devices*, vol. 57, no. 7, pp. 1492–1496, 2010.
- [5] O. Ambacher, "Growth and applications of Group III-nitrides," *Journal of Physics D: Applied Physics*, vol. 31, no. 20, pp. 2653–2710, 1998.
- [6] M. D. Kamatagi, N. S. Sankeshwar, and B. G. Mulimani, "Thermal conductivity of GaN," *Diamond and Related Materials*, vol. 16, no. 1, pp. 98–106, 2007.
- [7] B. Romanczyk, S. Wienecke, M. Guidry, H. Li, E. Ahmadi, X. Zheng, S. Keller, U. K. Mishra, "Demonstration of constant 8 W/mm power density at 10, 30, and 94 GHz in state-of-the-art millimeter-wave N-polar GaN MISHEMTs," *IEEE Transactions on*

*Electron Devices*, vol. 65, no. 1, pp. 45–50, 2018.

- Y. Tang, K. Shinohara, D. Regan, A. Corrion, D. Brown, J. Wong, A. Schmitz, H. Fung,
   S. Kim, M. Micovic, "Ultrahigh-Speed GaN High-Electron-Mobility Transistors With
   f<sub>T</sub>/f<sub>max</sub> of 454 / 444 GHz," *IEEE Electron Device Letters*, vol. 36, no. 6, pp. 549–551,
   2015.
- [9] S. Wienecke, B. Romanczyk, M. Guidry, H. Li, E. Ahmadi, K. Hestroffer, X. Zheng, S. Keller, and U. K. Mishra, "N-Polar GaN Cap MISHEMT With Record Power Density Exceeding 6.5 W/mm at 94 GHz," *IEEE Electron Device Letters*, vol. 38, no. 3, pp. 359–362, 2017.
- [10] A. S. Kuliv, "AlGaN/GaN HEMTs for high-power applications: transistor design issues and process development," PhD dissertation, University of Illinois at Urbana-Champaign, 2004.
- [11] Y. Ohno, T. Nakao, S. Kishimoto, K. Maezawa, and T. Mizutani, "Effects of surface passivation on breakdown of AlGaN/GaN high-electron-mobility transistors," *Applied Physics Letters*, vol. 84, no. 12, pp. 2184–2186, 2004.
- [12] W. S. Tan, P. A. Houston, P. J. Parbrook, D. A. Wood, G. Hill, and C. R. Whitehouse,
  "Gate leakage effects and breakdown voltage in metalorganic vapor phase epitaxy
  AlGaN/GaN heterostructure field-effect transistors," *Applied Physics Letters*, vol. 80, no.
  17, pp. 3207–3209, 2002.
- B. M. Green, K. K. Chu, E. M. Chumbes, J. A. Smart, J. R. Shealy, and L. F. Eastman,
   "Effect of surface passivation on the microwave characteristics of undoped AlGaN/GaN HEMT's," *IEEE Electron Device Letters*, vol. 21, no. 6, pp. 268–270, 2000.

- [14] X. Z. Dang, R. J. Welty, D. Qiao, P. M. Asbeck, S. S. Lau, E. T. Yu, K. S. Boutros, and J. M. Redwing, "Fabrication and characterisation of enhanced barrier AlGaN/GaN HFET," *Electronics Letters*, vol. 35, no. 7, pp. 602–603, 1999.
- T. Nakao, Y. Ohno, S. Kishimoto, K. Maezawa, and T. Mizutani, "Study on off-state breakdown in AlGaN/GaN HEMTs," *Physica Status Solidi C: Conferences*, vol. 2338, no. 7, pp. 2335–2338, 2003.
- [16] Y. Ando, Y. Okamoto, H. Miyamoto, N. Hayama, T. Nakayama, K. Kasahara, and M. Kuzuhara, "A 110-W AlGaN/GaN heterojunction FET on thinned sapphire substrate," in *IEEE International Electron Devices Meeting. Technical Digest (Cat. No.01CH37224)*, 2001, pp. 8–11.
- [17] A. Chini, R. Coffie, G. Meneghesso, and E. Zanoni, "2.1 A/mm current density AlGaN/GaN HEMT," *Electronics Letters*, vol. 39, no. 7, pp. 625–626, 2003.
- [18] M. Meneghini, A. Zanandrea, F. Rampazzo, A. Stocco, M. Bertin, G. Cibin, D. Pogany, E. Zanoni, and G. Meneghesso, "Electrical and electroluminescence characteristics of AlGaN/GaN high electron mobility transistors operated in sustainable breakdown conditions," *Japanese Journal of Applied Physics*, vol. 17, pp. 1–4, 2013.
- [19] M. V. M. Meneghini, D. Bisi, D. Marcon, S. Stoffels and E. Z. Tian-Li Wu, S. Decoutere,
   G. Meneghesso, "Trapping and reliability assessment in D-mode GaN-based MIS-HEMTs for power applications," *IEEE Transactions on Power Electronics*, vol. 29, no. 5, pp. 2199–2207, 2014.
- [20] E. Bahat-Treidel, O. Hilt, F. Brunner, J. Würfl, and G. Tränkle, "Punchthrough-voltage enhancement of AlGaN/GaN HEMTs using AlGaN double-heterojunction confinement,"

*IEEE Transactions on Electron Devices*, vol. 55, no. 12, pp. 3354–3359, 2008.

- [21] M. Germain, K. Cheng, J. Derluyn, S. Degroote, J. Das, A. Lorenz, D. Marcon, M. Van Hove, M. Leys, and G. Borghs, "In-situ passivation combined with GaN buffer optimization for extremely low current dispersion and low gate leakage in Si3N4/AlGaN/ GaN HEMT devices on Si (111)," *Physica Status Solidi (C) Current Topics in Solid State Physics*, vol. 5, no. 6, pp. 2010–2012, 2008.
- [22] S. Turuvekere, N. Karumuri, A. A. Rahman, A. Bhattacharya, A. DasGupta, and N. DasGupta, "Gate Leakage Mechanisms in AlGaN/GaN and AlInN/GaN HEMTs:
   Comparison and Modeling," *IEEE Transactions on Electron Devices*, vol. 60, no. 10, pp. 3157–3165, 2013.
- [23] D. Marcon, G. Meneghesso, T.-L. Wu, S. Stoffels, M. Meneghini, E. Zanoni, and S. Decoutere, "Reliability analysis of permanent degradations on AlGaN/GaN HEMTs," *IEEE Transactions on Electron Devices*, vol. 60, no. 10, pp. 3132–3141, 2013.
- [24] S. D. M. Van Hove, S. Boulay, S.R. Bahl, S. Stoffels, X. Kang, D. Wellekens, K. Geens,
   A. Delabie, "CMOS process-compatible high-power low-leakage AlGaN/GaN MISHEMT on silicon," *IEEE Electron Device Letters*, vol. 33, no. 5, pp. 667–669, 2012.
- [25] N. Herbecq, I. Roch-Jeune, N. Rolland, D. Visalli, J. Derluyn, S. Degroote, M. Germain, and F. Medjdoub, "1900 V, 1.6 mΩ cm<sup>2</sup> AlN/GaN-on-Si power devices realized by local substrate removal," *Applied Physics Express*, vol. 7, no. 3, pp. 8–11, 2014.
- [26] B. Lu and T. Palacios, "High breakdown (> 1500 V) AlGaN/GaN HEMTs by substratetransfer technology," *IEEE Electron Device Letters*, vol. 31, no. 9, pp. 951–953, 2010.

- [27] L. Hiller, K. Tonisch, and J. Pezoldt, "Side gate AlGaN/GaN FET on silicon and sapphire," *Physica Status Solidi (C) Current Topics in Solid State Physics*, vol. 11, no. 2, pp. 280–283, 2014.
- [28] R. J. Trew and U. K. Mishra, "Gate breakdown in MESFETs and HEMTs," *IEEE Electron Device Letters*, vol. 12, no. 10, pp. 524–526, Oct. 1991.
- [29] O. S. Koksaldi, J. Haller, H. Li, B. Romanczyk, M. Guidry, S. Wienecke, S, Keller, U. K. Mishra, "N-Polar GaN HEMTs exhibiting record breakdown voltage over 2000 V and low dynamic on-resistance," *IEEE Electron Device Letters*, vol. 39, no. 7, pp. 1014–1017, 2018.
- [30] N. S. Y. Okamoto, Y. Ando, T. Nakayama, K. Hataya, H. Miyamoto, T. Inoue, M. Senda, K. Hirata, M. Kosaki and M. Kuzuhara, "High-power recessed-gate AlGaN – GaN HFET with a field-modulating plate," *IEEE Transactions on Electron Devices*, vol. 51, no. 12, pp. 2217–2222, 2004.
- [31] H. Xing, Y. Dora, A. Chini, S. Heikman, S. Keller, and U. K. Mishra, "High breakdown voltage AlGaN-GaNHEMTs achieved by multiple field plates," *IEEE Electron Device Letters*, vol. 25, no. 4, pp. 161–163, 2004.
- [32] Y. Pei, Z. Chen, D. Brown, S. Keller, S. P. Denbaars, and U. K. Mishra, "Deepsubmicrometer AlGaN / GaN HEMTs," *IEEE Electron Device Letters*, vol. 30, no. 4, pp. 328–330, 2009.
- [33] Y. Dora, A. Chakraborty, L. McCarthy, S. Keller, S. P. Denbaars, and U. K. Mishra,
  "High breakdown voltage achieved on AlGaN/GaN HEMTs with integrated slant field plates," *IEEE Electron Device Letters*, vol. 27, no. 9, pp. 713–715, 2006.
- [34] T. Deguchi, A. Kamada, M. Yamashita, H. Tomita, M. Arai, K. Yamasaki, and T. Egawa,
   "High-voltage AlGaN/GaN HFETs by using graded gate field plates," *Electronics Letters*,
   vol. 48, no. 2, pp. 109–110, 2012.
- [35] T. Suemitsu, K. Kobayashi, S. Hatakeyama, N. Yasukawa, T. Yoshida, T. Otsuji, D. Piedra, and T. Palacios, "A new process approach for slant field plates in GaN-based high-electron-mobility transistors," *Japanese Journal of Applied Physics*, vol. 55, pp. 01AD02-1-01AD02-6, 2016.
- [36] K. Kobayashi, M. Kano, T. Yoshida, R. Katayama, T. Matsuoka, T. Otsuji, and T. Suemitsu, "AlGaN/GaN MIS-gate HEMTs with SiCN gate stacks," *physica status solidi* (c), vol. 10, no. 5, pp. 790–793, 2013.
- [37] J. Ma and E. Matioli, "Slanted Tri-Gates for High-Voltage GaN Power Devices," *IEEE Electron Device Letters*, vol. 38, no. 9, pp. 1305–1308, 2017.
- [38] C. G. Van De Walle and D. Segev, "Microscopic origins of surface states on nitride surfaces," *Journal of Applied Physics*, vol. 101, no. 8, pp. 081704 (1–6), 2007.
- [39] J.-L. Gosselin and P. Valizadeh, "Theoretical Evaluation of the Effects of Isolation-Feature Size and Geometry on the Built-In Strain and 2-D Electron Gas Density of AlGaN/GaN Heterostructures," *IEEE Transactions on Electron Devices*, vol. 65, no. 11, pp. 4800–4806, 2018.
- [40] M. Aghayan and P. Valizadeh, "Correlation between sidewall surface states and off-state breakdown voltage of AlGaN/GaN HFETs," *Journal of Applied Physics*, vol. 130, no. 11, pp. 115703-1-115703–10, 2021.

- [41] S. Karmalkar and U. K. Mishra, "Enhancement of breakdown voltage in AlGaN/GaN high electron mobility transistors using a field plate," *IEEE Transactions on Electron Devices*, vol. 48, no. 8, pp. 1515–1521, 2001.
- [42] S. Karmalkar and U. K. Mishra, "Very high voltage AlGaN/GaN high electron mobility transistors using a field plate deposited on a stepped insulator," *Solid-State Electronics*, vol. 45, no. 9, pp. 1645–1652, 2001.
- [43] T. Kabemura, S. Ueda, Y. Kawada, and K. Horio, "Enhancement of Breakdown Voltage in AlGaN/GaN HEMTs: Field Plate Plus High-k Passivation Layer and High Acceptor Density in Buffer Layer," *IEEE Transactions on Electron Devices*, vol. 65, no. 9, pp. 3848–3854, 2018.
- [44] M. Kuzuhara, J. T. Asubar, and H. Tokuda, "AlGaN/GaN high-electron-mobility transistor technology for high-voltage and low-on-resistance operation," *Japanese Journal* of Applied Physics, vol. 55, no. 7, pp. 070101-1-070101–12, 2016.
- [45] T. S. K. Kobayashi, S. Hatakeyama, T. Yoshida, Y. Yabe, D. Piedra, T. Palacios, T. Otsuji, "Improved breakdown voltage and RF characteristics in AlGaN/GaN high-electron-mobility transistors achieved by slant field plates," *Applied Physics Express*, vol. 7, no. 9, pp. 096501-1-096501–4, 2014.
- [46] G. S. Simin, M. Islam, M. Gaevski, J. Deng, R. Gaska, and M. S. Shur, "Low RC-constant perforated-channel HFET," *IEEE Electron Device Letters*, vol. 35, no. 4, pp. 449–451, 2014.
- [47] J. Ma and E. Matioli, "High Performance Tri-Gate GaN Power MOSHEMTs on Silicon Substrate," *IEEE Electron Device Letters*, vol. 38, no. 3, pp. 367–370, 2017.

- [48] S. Mollah, K. Hussain, A. Mamun, M. Gaevski, G. Simin, M. Chandrashekhar, and A. Khan, "High-current recessed gate enhancement-mode ultrawide bandgap Al<sub>x</sub>Ga<sub>1-x</sub>N channel MOSHFET with drain current 0.48 A mm<sup>-1</sup> and threshold voltage +3.6 V," *Applied Physics Express*, vol. 14, no. 1, pp. 014003-1-014003-4, 2021.
- [49] L. Nela, H. K. Yildirim, C. Erine, R.V Erp, P. Xiang, K.Cheng, and E. Matioli,
  "Conformal Passivation of Multi-Channel GaN Power Transistors for Reduced Current Collapse," *IEEE Electron Device Letters*, vol. 42, no. 1, pp. 86–89, 2021.
- Y. Ma, M. Xiao, Z. Du, X. Yan, K. Cheng, M. Clavel, M. K. Hudait, I. Kravchenko, H.
   Wang and Y. Xhang, "Tri-gate GaN junction HEMT," *Applied Physics Letters*, vol. 117, no. 14, pp. 143506-1-143506–6, 2020.
- [51] J. Ma, C. Erine, P. Xiang, K. Cheng, and E. Matioli, "Multi-channel tri-gate normallyon/off AlGaN/GaN MOSHEMTs on Si substrate with high breakdown voltage and low ON-resistance," *Applied Physics Letters*, vol. 113, no. 24, pp. 242102-1-242102–5, 2018.
- [52] J. Ma and E. Matioli, "2 kV slanted tri-gate GaN-on-Si Schottky barrier diodes with ultralow leakage current," *Applied Physics Letters*, vol. 112, no. 5, pp. 052101-1-052101–4, 2018.
- [53] J. Kotani, A. Yamada, T. Ohki, Y. Minoura, S. Ozaki, N. Okamoto, K. Makiyama, and N. Nakamura, "Recent advancement of GaN HEMT with InAlGaN barrier layer and future prospects of A1N-based electron devices," *Technical Digest International Electron Devices Meeting, IEDM*, pp. 30.4.1-30.4.4, 2019.
- [54] K. Osipov, I. Ostermay, M. Bodduluri, F. Brunner, G. Tränkle, and J. Würfl, "Local2DEG density control in heterostructures of piezoelectric materials and its application in

GaN HEMT fabrication technology," *IEEE Transactions on Electron Devices*, vol. 65, no.8, pp. 3176–3184, 2018.

- [55] O. Ambacher, B. Foutz, J. Smart, J. R. Shealy, N. G. Weimann, K. Chu, M. Murphy, A. J. Sierakowski, W. J. Schaff, L. F. Eastman, R. Dimitrov, A. Mitchell, and M. Stutzmann, "Two dimensional electron gases induced by spontaneous and piezoelectric polarization in undoped and doped AlGaN/GaN heterostructures," *Journal of Applied Physics*, vol. 87, no. 1, pp. 334–344, 2000.
- [56] Y. Cheng, Y. Wang, S. Feng, Z. Zheng, T. Chen, G. Lyu, Y. H. Ng, and K. J. Chen,
  "Observation and characterization of impact ionization-induced OFF-state breakdown in
  Schottky-type p -GaN gate HEMTs," *Applied Physics Letters*, vol. 118, no. 16, pp. 163502-1163502–5, 2021.
- [57] K. Ohi and T. Hashizume, "Drain Current Stability and Controllability of Threshold Voltage and Subthreshold Current in a Multi-Mesa-Channel AlGaN / GaN High Electron Mobility Transistor," *Japanese Journal of Applied Physics 48*, vol. 48, pp. 081002–1-081002–5, 2009.
- [58] D. Segev and C. G. Van De Walle, "Origins of Fermi-level pinning on GaN and InN polar and nonpolar surfaces," *Europhysics Letters*, vol. 76, no. 2, pp. 305–311, 2006.
- [59] L. Lymperakis, P. H. Weidlich, H. Eisele, M. Schnedler, J.-P. Nys, B. Grandidier, D. Stiévenard, R. E. Dunin-Borkowski, J. Neugebauer, and P. Ebert, "Hidden surface states at non-polar GaN (1010) facets: Intrinsic pinning of nanowires," *Applied Physics Letters*, vol. 103, no. 15, pp. 152101-1-152101–4, 2013.
- [60] A. Loghmnay, "Design, microfabrication, and characterization of polar III-nitride

HFETs," Ph. D dissertation, Concordia University, 2016.

- [61] J. Record, "Fabrication, characterization, and simulation of Gallium-Nitride heterojunction field-effect transistors," MAS.c dissertation, Concordia University, 2016.
- [62] P. Valizadeh and B. Alotaibi, "Fin- and island-isolated AlGaN/GaN HFETs," *IEEE Transactions on Electron Devices*, vol. 58, no. 5, pp. 1404–1407, 2011.
- [63] H. R. Mojaver and P. Valizadeh, "Reverse Gate-Current of AlGaN / GaN HFETs:
  Evidence of Leakage at Mesa Sidewalls," *IEEE Transactions on Electron Devices*, vol. 63, no. 4, pp. 1444–1449, 2016.
- [64] L. Nela, J. Ma, C. Erine, P. Xiang, T. H. Shen, V. Tileli, T. Wang, K. Cheng, and E. Matioli, "Multi-channel nanowire devices for efficient power conversion," *Nature Electronics*, vol. 4, no. 4, pp. 284–290, 2021.
- [65] "COMSOL Multiphysics®, Reference Manual Version 5.4, 2018, COMSOL, Inc,[Online]. Available: www.comsol.com.".
- [66] M. Bertelli, P. Löptien, M. Wenderoth, A. Rizzi, R. G. Ulbrich, M. C. Righi, A. Ferretti,
   L. Martin-Samos, C. M. Bertoni, and A. Catellani, "Atomic and electronic structure of the nonpolar GaN (1100) surface," *Physical Review B Condensed Matter and Materials Physics*, vol. 80, no. 11, pp. 115324-1-115324–7, 2009.
- [67] S. Yuan, B. Duan, X. Yuan, Z. Cao, H. Guo, and Y. Yang, "New Al<sub>0.25</sub>Ga<sub>0.75</sub>N/GaN high electron mobility transistor with partial etched AlGaN layer," *Superlattices and Microstructures*, vol. 93, pp. 303–307, 2016.
- [68] V. O. Turin, "A modified transferred-electron high-field mobility model for GaN device

simulation A modified transferred-electron high-field mobility model for GaN devices simulation," *Solid-State Electronics*, vol. 49, no. 16, pp. 1678–1682, 2005.

- [69] M. Moradi and P. Valizadeh, "Influence of transferred-electron effect on drain-current characteristics of AlGaN/GaN heterostructure field-effect transistors," *Journal of Applied Physics*, vol. 109, no. 2, pp. 024509-1-024509–8, 2011.
- [70] A. Loghmany and P. Valizadeh, "Analytical modelling of drain-current characteristics of AlGaN/GaN HFETs with full incorporation of steady-state velocity overshoot," *Journal of Physics D: Applied Physics*, vol. 44, no. 12, pp. 1–8, 2011.
- [71] M. J. Sikder and P. Valizadeh, "Scalability of the drain-current drive of AlGaN/GaN HFETs with gate-length," *Solid-State Electronics*, vol. 89, pp. 105–110, 2013.
- [72] M. E. Levinshtein, S. L. Rumyantsev, and M. S. Shur, "Gallium Nitride (GaN)," in *Properties of Advanced Semiconductor Materials GaN,AlN,InN,BN,SiC,SiGe*, USA: Wiley, 2001, pp. 1–28.
- [73] L. Cao, J. Wang, G. Harden, H. Ye, R. Stillwell, A. J. Hoffman, and P. Fay,
  "Experimental characterization of impact ionization coefficients for electrons and holes in
  GaN grown on bulk GaN substrates," *Applied Physics Letters*, vol. 112, no. 26, pp. 262103-1-262103–5, 2018.
- [74] Y. Chung, C. Y. Hang, S. Cai, Y. Qian, C. P. Wen, K. L. Wang, and T. Itoh, "AlGaN/GaN HFET power amplifier integrated with microstrip antenna for RF front-end applications," *IEEE Transactions on Microwave Theory and Techniques*, vol. 51, pp. 653–659, 2003.
- [75] Y. F. Wu, A. Saxler, M. Moore, R. P. Smith, S. Sheppard, P. M. Chavarkar, T. Wisleder,

U. K. Mishra, and P. Parikh, "30-W/mm GaN HEMTs by Field Plate Optimization," *IEEE Electron Device Letters*, vol. 25, no. 3, pp. 117–119, 2004.

- [76] P. Murugapandiyan, A. Mohanbabu, V. Rajya Lakshmi, V. N. Ramakrishnan, A. Varghese, M. Wasim, S. Baskaran, R. Saravana Kumar, and V. Janakiraman,
  "Performance analysis of HfO2/InAlN/AlN/GaN HEMT with AlN buffer layer for high power microwave applications," *Journal of Science: Advanced Materials and Devices*, vol. 5, no. 2, pp. 192–198, 2020.
- [77] J. W. Johnson, E. L. Piner, A. Vescan, R. Therrien, P. Rajagopal, J. C. Roberts, J. D. Brown, S. Singhal, K. J. Linthicum, R. Therrien, P. Rajagopal, J. C. Roberts, J. D. Brown, S. Singhal, and K. J. Linthicum, "12 W/mm AlGaN–GaN HFETs on Silicon Substrates," *IEEE Electron Device Letters*, vol. 25, no. 7, pp. 459–461, 2004.
- [78] L. Yang, M. Mi, B. Hou, H. Zhang, J. Zhu, Q. Zhu, Y. Lu, M. Zhang, Y. He, L. Chen, X. Zhou, L. Lv, X. Ma, and Y. Hao, "Enhanced gm and f<sub>T</sub> With High Johnson's Figure-of-Merit in Thin Barrier AlGaN/GaN HEMTs by TiN-Based Source Contact Ledge," *IEEE Electron Device Letters*, vol. 38, no. 11, pp. 1563–1566, 2017.
- [79] Y. Ando, Y. Okamoto, H. Miyamoto, T. Nakayama, T. Inoue, and M. Kuzuhara, "10-W/mm AlGaN-GaN HFET with a field modulating plate," *IEEE Electron Device Letters*, vol. 24, no. 5, pp. 289–291, 2003.
- [80] S. Hoshi, M. Itoh, T. Marui, H. Okita, Y. Morino, I. Tamai, F. Toda, S. Seki, and T. Egawa, "12.88 W/mm GaN High Electron Mobility Transistor on Silicon Substrate for High Voltage Operation," *Applied Physics Express*, vol. 2, no. 6, pp. 061001-1-061001–3, 2009.

- [81] D. C. Dumka, C. Lee, H. Q. Tserng, and P. Saunier, "RF reliability performance of AlGaN/GaN HEMTs on Si substrate at 10 GHz," *Electronics Letters*, vol. 40, no. 24, pp. 1554–1556, 2004.
- [82] S. Yoshida, M. Tanomura, Y. Murase, K. Yamanoguchi, K. Ota, K. Matsunaga, and H. Shimawaki, "A 76 GHz GaN-on-silicon power amplifier for automotive radar systems," in 2009 IEEE MTT-S International Microwave Symposium Digest, 2009, pp. 665–668.
- [83] S. Sudharsanan and S. Karmalkar, "Modeling of the reverse gate leakage in AlGaN/GaN high electron mobility transistors," *Journal of Applied Physics*, vol. 107, no. 6, pp. 064501-1-064501–3, 2010.
- [84] R. Rodríguez, B. González, J. García, G. Toulon, F. Morancho, and A. Núñez, "DC gate leakage current model accounting for trapping effects in AlGaN/GaN HEMTs," *Electronics*, vol. 7, no. 10, pp. 1–10, 2018.
- [85] I. Jabbari, M. Baira, H. Maaref, and R. Mghaieth, "Evidence of Poole-Frenkel and Fowler-Nordheim tunneling transport mechanisms in leakage current of (Pd/Au)/Al0.22Ga0.78N/GaN heterostructures," *Solid State Communications*, vol. 113920, pp. 1–6, 2020.
- [86] H. R. Mojaver and P. Valizadeh, "Modeling the Reverse Gate-Leakage Current in GaN-Channel HFETs: Realistic Assessment of Fowler-Nordheim and Leakage at Mesa Sidewalls," *IEEE Transactions on Electron Devices*, vol. 65, no. 8, pp. 3156–3162, 2018.
- [87] H. R. Mojaver and P. Valizadeh, "Reverse Gate-Current of AlGaN/GaN HFETs: Evidence of Leakage at Mesa Sidewalls," *IEEE Transactions on Electron Devices*, vol. 63, no. 4, pp. 1444–1449, 2016.

- [88] S. Turuvekere, N. Karumuri, a A. Rahman, A. Bhattacharya, S. Member, A. Dasgupta, N. Dasgupta, and A. G. Hemts, "Gate Leakage Mechanisms in AlGaN / GaN and," *IEEE Transactions on Electron Devices*, vol. 60, no. 10, pp. 3157–3165, 2013.
- [89] S. Ganguly, A. Konar, Z. Hu, H. Xing, and D. Jena, "Polarization effects on gate leakage in InAlN/AlN/GaN high-electron- mobility transistors," *Applied Physics Letters*, vol. 101, no. 25, pp. 253519-1-253519–5, 2012.
- [90] S. Turuvekere, D. S. Rawal, A. Dasgupta, and N. Dasgupta, "Evidence of Fowler-Nordheim tunneling in gate leakage current of AlGaN/GaN HEMTs at room temperature," *IEEE Transactions on Electron Devices*, vol. 61, no. 12, pp. 4291–4294, 2014.
- [91] E. J. Miller, X. Z. Dang, and E. T. Yu, "Gate leakage current mechanisms in AlGaN/GaN heterostructure field-effect transistors," *Journal of Applied Physics*, vol. 88, no. 10, pp. 5951–5958, 2000.
- [92] S. Karmalkar, D. M. Sathaiya, and M. S. Shur, "Mechanism of the reverse gate leakage in AlGaN/GaN high electron mobility transistors," *Applied Physics Letters*, vol. 82, no. 22, pp. 3976–3978, 2003.
- [93] O. Mitrofanov and M. Manfra, "Poole-Frenkel electron emission from the traps in AlGaN/GaN transistors," *Journal of Applied Physics*, vol. 95, no. 11 I, pp. 6414–6419, 2004.
- [94] D. Yan, H. Lu, D. Cao, D. Chen, R. Zhang, and Y. Zheng, "On the reverse gate leakage current of AlGaN/GaN high electron mobility transistors," *Applied Physics Letters*, vol. 97, no. 15, pp. 153503-1-153503–3, 2010.

- [95] J. Kotani, M. Tajima, S. Kasai, and T. Hashizume, "Mechanism of surface conduction in the vicinity of Schottky gates on AlGaNGaN heterostructures," *Applied Physics Letters*, vol. 91, no. 9, pp. 093501-1-093501–3, 2007.
- [96] J. Kováč, A. Šatka, A. Chvála, D. Donoval, P. Kordoš, and S. Delage, "Gate leakage current in GaN-based mesa- and planar-type heterostructure field-effect transistors," *Microelectronics Reliability*, vol. 52, no. 7, pp. 1323–1327, 2012.
- [97] P. Liu, C. Xie, F. Zhang, J. Chen, and D. Chen, "Elimination of gate leakage in GaN FETs by placing oxide spacers on the mesa sidewalls," *IEEE Electron Device Letters*, vol. 34, no. 10, pp. 1232–1234, 2013.
- [98] C. Xu, J. Wang, H. Chen, F. Xu, Z. Dong, Y. Hao, and C. P. Wen, "The Leakage Current of the Schottky Contact on the Mesa Edge of AlGaN/GaN Heterostructure," *IEEE Electron Device Letters*, vol. 28, no. 11, pp. 942–944, Nov. 2007.
- [99] M. Wohlfahrt, M. J. Uren, Y. Yin, K. B. Lee, and M. Kuball, "Vertical field inhomogeneity associated with threading dislocations in GaN high electron mobility transistor epitaxial stacks," *Applied Physics Letters*, vol. 119, no. 24, pp. 243502-1-243502–5, 2021.
- [100] I. P. Singh, H. R. Mojaver, and P. Valizadeh, "Drain-Bias-Dependent Study of Reverse Gate-," *IEEE Transactions on Electron Devices*, vol. 68, no. 2, pp. 503–509, 2021.
- [101] P. Pipinys and V. Lapeika, "Temperature dependence of reverse-bias leakage current in GaN Schottky diodes as a consequence of phonon-assisted tunneling," *Journal of Applied Physics*, vol. 99, no. 9, pp. 1–4, 2006.

- [102] J. Mukherjee, R. K. Chaubey, D. S. Rawal, and R. S. Dhaka, "Analysis of the post-stress recovery of reverse leakage current in GaN HEMTs," *Materials Science in Semiconductor Processing*, vol. 137, pp. 1–6, 2022.
- [103] Y.-N. Xu and W. Y. Ching, "Electronic, optical, and structural properties of some wurtzite crystals," *Physical Review B*, vol. 48, no. 7, pp. 4335–4351, 1993.

# **Appendix I: Process flow**

## \* Steps toward mesa/fin lithography and etching

## 1. Cleaning

| • | Acetone | [5 min] |
|---|---------|---------|
|   |         |         |

- Isopropyl alcohol [1 min]
- Deionized water [2 min]
- Nitrogen gun
- Dehydrate on hotplate at 150 °C [2 min]

## 2. Spin coating

- Coat sample with ma-N 2403 resist
  - Spread at 500 rpm for 5sec
  - Spin with 3000 rpm for 30 sec
  - Deceleration 5sec

## 3. Soft bake

• 90 °C hotplate for 60 sec

## 4. E-beam lithography

- Exposures dose:  $100 \ \mu\text{C/cm}^2$  (mesa) and  $200 \ \mu\text{C/cm}^2$  (fin)
- Line spacing and center to center distance: 10 nm
- Working distance: 4.6 mm
- Spot size: 2.9 nm
- Absorption current 37 pA

## 5. Develop

- ma-D 525 for 3 min
- DI water
- Nitrogen gun

## 6. Hard bake

• 100 °C for 60 sec

#### 7. Etch

Use MERIE P5000

| ٠ | Cl <sub>2</sub> : 20 | Ar: 10 | 70 G | 0 W   | 100 mtorr | 10 s  |
|---|----------------------|--------|------|-------|-----------|-------|
| ٠ | Cl <sub>2</sub> : 20 | Ar: 10 | 70 G | 170 W | 100 mtorr | 110 s |
| • | Cl <sub>2</sub> : 0  | Ar: 60 | 0 G  | 50 W  | 0 mtorr   | 10 s  |

#### 8. Resist removal

- Acetone
- IPA
- DI water
- Nitrogen gun

## \* Steps toward fabrication of Ohmic contacts

#### 1. Cleaning

| • | Acetone                         | [5 min] |
|---|---------------------------------|---------|
| • | Isopropyl alcohol               | [1 min] |
| • | Deionized water                 | [2 min] |
| • | Nitrogen gun                    |         |
| • | Dehydrate on hotplate at 150 °C | [2 min] |

## 2. Spin coating

- Spin coat MMA(8.5)MAA-EL11 resist
  - Spread at 500 rpm for 5sec
  - Spin with 4000 rpm for 45 sec
  - Deceleration 5sec
- Bake sample on hotplate at 150°C for 90s
- Cool down the sample
- Spin coat PMMA-A2
  - Spread at 500 rpm for 5 sec
  - Spin with 4000 rpm for 45 sec
  - Deceleration 5sec

#### 3. Soft bake

Bake sample on hotplate at 180°C for 90 s

#### 4. E-beam lithography

- Exposures dose: 100 µC/cm<sup>2</sup>
- Line spacing and center to center distance: 20 nm
- Working distance: 3.2 mm
- Spot size: 2.6 nm
- Absorption current 39 pA

### 5. Develop

- Develop in MIBK/IPA 1/3 for 30 sec
  - Stop develop in DI water
  - Post-bake at 100°C for 60 sec
  - Oxide removal in HCl:H<sub>2</sub>O (1:4) solution for 2 minutes
  - Rinse in DI water
  - Drying with nitrogen gun (hot plate was not used to prevent oxide re-growth)

## 6. Metallization

Ti 200 Å / Al 1400 Å / Ni 550 Å/ Au 450 Å

#### 7. Liftoff

- Liftoff in acetone and ultrasound bath
- 8. RTA
- 830°C for 30 s

## **\*** Steps toward fabrication of gate metal

#### 1.Cleaning

- Acetone [5 min]
- Isopropyl alcohol [1 min]
- Deionized water [2 min]
- Nitrogen gun
- Dehydrate on hotplate at 150 °C [2 min]

## 2.Spin coating

- Spin coat MMA(8.5)MAA-EL11 resist
  - Spread at 500 rpm for 5sec
  - Spin with 4000 rpm for 45 sec

- Deceleration 5sec
- Bake sample on hotplate at 150°C for 90s
- Cool down the sample
- Spin coat PMMA-A2
  - Spread at 500 rpm for 5 sec
  - Spin with 4000 rpm for 45 sec
  - Deceleration 5sec
- Bake sample on hotplate at 180°C for 90 s
- Spin coat H<sub>2</sub>OX2 anti-charge agent
  - Spread at 500 rpm for 5 sec
  - Spin with 4000 rpm for 45 sec
  - Deceleration 5sec

#### **3.E-beam lithography**

- Exposures dose:  $100 \ \mu\text{C/cm}^2$  (gate pad) and  $200 \ \mu\text{C/cm}^2$  (gate finger)
- Line spacing and center to center distance: 20 nm
- Working distance: 3.2 mm
- Spot size: 2.6 nm
- Absorption current: 39 pA

#### 5.Develop

- Develop in MIBK/IPA 1/3 for 30 sec
  - Stop develop in DI water
  - post-bake at 100°C for 60 sec

#### 6.Metallization

• Ni 200 Å/ Au 500 Å

#### 7.Liftoff

• Liftoff in acetone and ultrasound bath

# Steps toward pad deposition

## 1.Spin coating

- Spin coat with AZ5214 photoresist
  - Spread at 500 rpm for 5sec
  - Spin with 3000 rpm for 30 sec
  - Deceleration 5sec
- Bake sample on hotplate at 90°C for 55 s

#### 2.Photolithography

- Exposure with 25 mJ/cm<sup>2</sup>
- Post-bake at 105°C for 120 sec
- Flood Exposure with 250 mJ/cm<sup>2</sup> for 0.6 s

#### 3.Develop

- AZ726 developer for 30 s
- Stop develop in DI water
- Post-bake at 100°C for 60 sec

## 4.Metallization

• Ni 200 Å/ Au 200 Å

## 5.Liftoff

- Liftoff in acetone and ultrasound bath
- Sample cleaning with acetone, IPA, and DI water



Figure I. 1 Micrograph and SEM images of the fabricated conventional mesa and slanted-fin HFETs.