An, Shaofeng and Wang, Chunyan (2008) Recursive algorithm, architectures and FPGA implementation of the two-dimensional discrete cosine transform. IET Image Processing, 2 (6). p. 286. ISSN 17519659
Preview |
Text (application/pdf)
308kBAn_sh.pdf - Accepted Version |
Official URL: http://dx.doi.org/10.1049/iet-ipr:20080057
Abstract
In this paper, a new recursive algorithm and two types of circuit architectures are presented for the computation of the two dimensional discrete cosine transform (2-D DCT). The new algorithm permits to compute the 2-D DCT by a simple procedure of the 1-D recursive calculations involving only cosine coefficients. The recursive kernel for the proposed algorithm contains a small number of operations. Also, it requires a smaller number of pre-computed data compared to many of existing algorithms in the same category. The kernel can be easily implemented in a simple circuit block with a short critical delay path. In order to evaluate the performance improvement resulting from the new algorithm, an architecture for the 2-D DCT designed by direct mapping from the computation structure of the proposed algorithm has been implemented in a FPGA board. The results show that the reduction of the hardware consumption can easily reach 25% and the clock frequency can increase 17% compared to a system implementing a recently reported 2-D DCT recursive algorithm. For a further reduction of the hardware, another architecture has been proposed for the same 2-D DCT computation. Using one recursive computation block to perform different functions, this architecture needs only approximately one half of the hardware that is required in the first architecture, which has been confirmed by a FPGA implementation.
Divisions: | Concordia University > Gina Cody School of Engineering and Computer Science > Electrical and Computer Engineering |
---|---|
Item Type: | Article |
Refereed: | Yes |
Authors: | An, Shaofeng and Wang, Chunyan |
Journal or Publication: | IET Image Processing |
Date: | December 2008 |
Digital Object Identifier (DOI): | 10.1049/iet-ipr:20080057 |
Keywords: | Discrete Cosine Transform (DCT), 2-D DCT, recursive algorithms, architecture, FPGA implementation. |
ID Code: | 36145 |
Deposited By: | Chunyan Wang |
Deposited On: | 07 Dec 2011 21:58 |
Last Modified: | 18 Jan 2018 17:36 |
Related URLs: |
Repository Staff Only: item control page